Merge branch 'master' of ../master
This commit is contained in:
		
						commit
						201532a69c
					
				| 
						 | 
					@ -253,7 +253,7 @@ static int boot_body_linux(bootm_headers_t *images)
 | 
				
			||||||
	if (ret)
 | 
						if (ret)
 | 
				
			||||||
		return ret;
 | 
							return ret;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#if defined(CONFIG_OF_LIBFDT)
 | 
					#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_SYS_BOOTMAPSZ)
 | 
				
			||||||
	ret = boot_relocate_fdt(lmb, bootmap_base, of_flat_tree, &of_size);
 | 
						ret = boot_relocate_fdt(lmb, bootmap_base, of_flat_tree, &of_size);
 | 
				
			||||||
	if (ret)
 | 
						if (ret)
 | 
				
			||||||
		return ret;
 | 
							return ret;
 | 
				
			||||||
| 
						 | 
					@ -292,7 +292,7 @@ static int boot_body_linux(bootm_headers_t *images)
 | 
				
			||||||
		if (*initrd_start && *initrd_end)
 | 
							if (*initrd_start && *initrd_end)
 | 
				
			||||||
			fdt_initrd(*of_flat_tree, *initrd_start, *initrd_end, 1);
 | 
								fdt_initrd(*of_flat_tree, *initrd_start, *initrd_end, 1);
 | 
				
			||||||
	}
 | 
						}
 | 
				
			||||||
#endif	/* CONFIG_OF_LIBFDT */
 | 
					#endif	/* CONFIG_OF_LIBFDT && CONFIG_SYS_BOOTMAPSZ */
 | 
				
			||||||
	return 0;
 | 
						return 0;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -21,25 +21,29 @@
 | 
				
			||||||
 | 
					
 | 
				
			||||||
include $(TOPDIR)/config.mk
 | 
					include $(TOPDIR)/config.mk
 | 
				
			||||||
 | 
					
 | 
				
			||||||
LIB	= lib$(BOARD).a
 | 
					LIB	= $(obj)lib$(BOARD).a
 | 
				
			||||||
 | 
					
 | 
				
			||||||
OBJS	:= colibri_pxa270.o
 | 
					COBJS	:= colibri_pxa270.o
 | 
				
			||||||
SOBJS	:= lowlevel_init.o
 | 
					SOBJS	:= lowlevel_init.o
 | 
				
			||||||
 | 
					
 | 
				
			||||||
$(LIB):	$(OBJS) $(SOBJS)
 | 
					SRCS	:= $(SOBJS:.o=.S) $(COBJS:.o=.c)
 | 
				
			||||||
	$(AR) crv $@ $(OBJS) $(SOBJS)
 | 
					OBJS	:= $(addprefix $(obj),$(COBJS))
 | 
				
			||||||
 | 
					SOBJS	:= $(addprefix $(obj),$(SOBJS))
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					$(LIB):	$(obj).depend $(OBJS) $(SOBJS)
 | 
				
			||||||
 | 
						$(AR) $(ARFLAGS) $@ $(OBJS) $(SOBJS)
 | 
				
			||||||
 | 
					
 | 
				
			||||||
clean:
 | 
					clean:
 | 
				
			||||||
	rm -f $(SOBJS) $(OBJS)
 | 
						rm -f $(SOBJS) $(OBJS)
 | 
				
			||||||
 | 
					
 | 
				
			||||||
distclean:	clean
 | 
					distclean:	clean
 | 
				
			||||||
	rm -f $(LIB) core *.bak .depend
 | 
						rm -f $(LIB) core *.bak $(obj).depend
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#########################################################################
 | 
					#########################################################################
 | 
				
			||||||
 | 
					
 | 
				
			||||||
.depend:	Makefile $(SOBJS:.o=.S) $(OBJS:.o=.c)
 | 
					# defines $(obj).depend target
 | 
				
			||||||
		$(CC) -M $(CPPFLAGS) $(SOBJS:.o=.S) $(OBJS:.o=.c) > $@
 | 
					include $(SRCTREE)/rules.mk
 | 
				
			||||||
 | 
					
 | 
				
			||||||
-include .depend
 | 
					sinclude $(obj).depend
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#########################################################################
 | 
					#########################################################################
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -21,6 +21,7 @@
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#include <common.h>
 | 
					#include <common.h>
 | 
				
			||||||
#include <asm/arch/hardware.h>
 | 
					#include <asm/arch/hardware.h>
 | 
				
			||||||
 | 
					#include <netdev.h>
 | 
				
			||||||
 | 
					
 | 
				
			||||||
DECLARE_GLOBAL_DATA_PTR;
 | 
					DECLARE_GLOBAL_DATA_PTR;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -24,49 +24,61 @@
 | 
				
			||||||
#include <common.h>
 | 
					#include <common.h>
 | 
				
			||||||
#include <mpc8xx.h>
 | 
					#include <mpc8xx.h>
 | 
				
			||||||
#include "kup.h"
 | 
					#include "kup.h"
 | 
				
			||||||
 | 
					#include <asm/io.h>
 | 
				
			||||||
 | 
					
 | 
				
			||||||
int misc_init_f (void)
 | 
					
 | 
				
			||||||
 | 
					int misc_init_f(void)
 | 
				
			||||||
{
 | 
					{
 | 
				
			||||||
	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
 | 
						volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
 | 
				
			||||||
	volatile sysconf8xx_t *siu = &immap->im_siu_conf;
 | 
						volatile sysconf8xx_t *siu = &immap->im_siu_conf;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	while (siu->sc_sipend & 0x20000000) {
 | 
						while (in_be32(&siu->sc_sipend) & 0x20000000) {
 | 
				
			||||||
		/* printf("waiting for 5V VCC\n"); */
 | 
							debug("waiting for 5V VCC\n");
 | 
				
			||||||
		;
 | 
					 | 
				
			||||||
	}
 | 
						}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	/* RS232 / RS485 default is RS232 */
 | 
						/* RS232 / RS485 default is RS232 */
 | 
				
			||||||
	immap->im_ioport.iop_padat &= ~(PA_RS485);
 | 
						clrbits_be16(&immap->im_ioport.iop_padat, PA_RS485);
 | 
				
			||||||
	immap->im_ioport.iop_papar &= ~(PA_RS485);
 | 
						clrbits_be16(&immap->im_ioport.iop_papar, PA_RS485);
 | 
				
			||||||
	immap->im_ioport.iop_paodr &= ~(PA_RS485);
 | 
						clrbits_be16(&immap->im_ioport.iop_paodr, PA_RS485);
 | 
				
			||||||
	immap->im_ioport.iop_padir |= (PA_RS485);
 | 
						setbits_be16(&immap->im_ioport.iop_padir, PA_RS485);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
						/* IO Reset min 1 msec */
 | 
				
			||||||
 | 
						setbits_be16(&immap->im_ioport.iop_padat,
 | 
				
			||||||
 | 
									 (PA_RESET_IO_01 | PA_RESET_IO_02));
 | 
				
			||||||
 | 
						clrbits_be16(&immap->im_ioport.iop_papar,
 | 
				
			||||||
 | 
									 (PA_RESET_IO_01 | PA_RESET_IO_02));
 | 
				
			||||||
 | 
						clrbits_be16(&immap->im_ioport.iop_paodr,
 | 
				
			||||||
 | 
									 (PA_RESET_IO_01 | PA_RESET_IO_02));
 | 
				
			||||||
 | 
						setbits_be16(&immap->im_ioport.iop_padir,
 | 
				
			||||||
 | 
									 (PA_RESET_IO_01 | PA_RESET_IO_02));
 | 
				
			||||||
 | 
						udelay(1000);
 | 
				
			||||||
 | 
						clrbits_be16(&immap->im_ioport.iop_padat,
 | 
				
			||||||
 | 
									 (PA_RESET_IO_01 | PA_RESET_IO_02));
 | 
				
			||||||
	return (0);
 | 
						return (0);
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					 | 
				
			||||||
#ifdef CONFIG_IDE_LED
 | 
					#ifdef CONFIG_IDE_LED
 | 
				
			||||||
void ide_led (uchar led, uchar status)
 | 
					void ide_led(uchar led, uchar status)
 | 
				
			||||||
{
 | 
					{
 | 
				
			||||||
	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
 | 
						volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	/* We have one led for both pcmcia slots */
 | 
						/* We have one led for both pcmcia slots */
 | 
				
			||||||
	if (status) {		/* led on */
 | 
						if (status)
 | 
				
			||||||
		immap->im_ioport.iop_padat &= ~(PA_LED_YELLOW);
 | 
							clrbits_be16(&immap->im_ioport.iop_padat, PA_LED_YELLOW);
 | 
				
			||||||
	} else {
 | 
						else
 | 
				
			||||||
		immap->im_ioport.iop_padat |= (PA_LED_YELLOW);
 | 
							setbits_be16(&immap->im_ioport.iop_padat, PA_LED_YELLOW);
 | 
				
			||||||
	}
 | 
					 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
#endif
 | 
					#endif
 | 
				
			||||||
 | 
					
 | 
				
			||||||
void poweron_key (void)
 | 
					void poweron_key(void)
 | 
				
			||||||
{
 | 
					{
 | 
				
			||||||
	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
 | 
						volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	immap->im_ioport.iop_pcpar &= ~(PC_SWITCH1);
 | 
						clrbits_be16(&immap->im_ioport.iop_pcpar, PC_SWITCH1);
 | 
				
			||||||
	immap->im_ioport.iop_pcdir &= ~(PC_SWITCH1);
 | 
						clrbits_be16(&immap->im_ioport.iop_pcdir, PC_SWITCH1);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	if (immap->im_ioport.iop_pcdat & (PC_SWITCH1))
 | 
						if (in_be16(&immap->im_ioport.iop_pcdat) & (PC_SWITCH1))
 | 
				
			||||||
		setenv ("key1", "off");
 | 
							setenv("key1", "off");
 | 
				
			||||||
	else
 | 
						else
 | 
				
			||||||
		setenv ("key1", "on");
 | 
							setenv("key1", "on");
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -25,22 +25,32 @@
 | 
				
			||||||
#define __KUP_H
 | 
					#define __KUP_H
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define PA_8	0x0080
 | 
					#define PA_8	0x0080
 | 
				
			||||||
 | 
					#define PA_9	0x0040
 | 
				
			||||||
 | 
					#define PA_10	0x0020
 | 
				
			||||||
#define PA_11	0x0010
 | 
					#define PA_11	0x0010
 | 
				
			||||||
#define PA_12	0x0008
 | 
					#define PA_12	0x0008
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define PB_14	0x00020000
 | 
					#define PB_14	0x00020000
 | 
				
			||||||
 | 
					#define PB_15	0x00010000
 | 
				
			||||||
 | 
					#define PB_16	0x00008000
 | 
				
			||||||
#define PB_17	0x00004000
 | 
					#define PB_17	0x00004000
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					#define PC_4	0x0800
 | 
				
			||||||
 | 
					#define PC_5	0x0400
 | 
				
			||||||
#define PC_9	0x0040
 | 
					#define PC_9	0x0040
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define PA_RS485	PA_11	/* SCC1: 0=RS232 1=RS485 */
 | 
					#define PA_RS485	PA_11	/* SCC1: 0=RS232 1=RS485 */
 | 
				
			||||||
#define PA_LED_YELLOW	PA_8
 | 
					#define PA_LED_YELLOW	PA_8
 | 
				
			||||||
#define BP_USB_VCC               PB_14   /* VCC for USB devices 0=vcc on, 1=vcc off*/
 | 
					#define PA_RESET_IO_01	PA_9	/* Reset left IO */
 | 
				
			||||||
 | 
					#define PA_RESET_IO_02	PA_10	/* Reset right IO */
 | 
				
			||||||
 | 
					#define PB_PROG_IO_01	PB_15	/* Program left IO */
 | 
				
			||||||
 | 
					#define PB_PROG_IO_02	PB_16	/* Program right IO */
 | 
				
			||||||
 | 
					#define BP_USB_VCC	PB_14	/* VCC for USB devices 0=vcc on, 1=vcc off */
 | 
				
			||||||
#define PB_LCD_PWM	PB_17	/* PB 17 */
 | 
					#define PB_LCD_PWM	PB_17	/* PB 17 */
 | 
				
			||||||
#define PC_SWITCH1	PC_9	/* Reboot switch */
 | 
					#define PC_SWITCH1	PC_9	/* Reboot switch */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
extern void poweron_key (void);
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					extern void poweron_key(void);
 | 
				
			||||||
extern void load_sernum_ethaddr(void);
 | 
					extern void load_sernum_ethaddr(void);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#endif	/* __KUP_H */
 | 
					#endif	/* __KUP_H */
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -23,35 +23,20 @@
 | 
				
			||||||
 */
 | 
					 */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#include <common.h>
 | 
					#include <common.h>
 | 
				
			||||||
 | 
					#include <command.h>
 | 
				
			||||||
 | 
					#include <libfdt.h>
 | 
				
			||||||
#include <mpc8xx.h>
 | 
					#include <mpc8xx.h>
 | 
				
			||||||
 | 
					#include <hwconfig.h>
 | 
				
			||||||
 | 
					#include <i2c.h>
 | 
				
			||||||
#include "../common/kup.h"
 | 
					#include "../common/kup.h"
 | 
				
			||||||
#ifdef CONFIG_KUP4K_LOGO
 | 
					#include <asm/io.h>
 | 
				
			||||||
   #include "s1d13706.h"
 | 
					
 | 
				
			||||||
#endif
 | 
					static unsigned char swapbyte(unsigned char c);
 | 
				
			||||||
 | 
					static int read_diag(void);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
DECLARE_GLOBAL_DATA_PTR;
 | 
					DECLARE_GLOBAL_DATA_PTR;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#undef DEBUG
 | 
					/* ----------------------------------------------------------------------- */
 | 
				
			||||||
#ifdef  DEBUG
 | 
					 | 
				
			||||||
# define debugk(fmt,args...)    printf(fmt ,##args)
 | 
					 | 
				
			||||||
#else
 | 
					 | 
				
			||||||
# define debugk(fmt,args...)
 | 
					 | 
				
			||||||
#endif
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
typedef struct {
 | 
					 | 
				
			||||||
	volatile unsigned char *VmemAddr;
 | 
					 | 
				
			||||||
	volatile unsigned char *RegAddr;
 | 
					 | 
				
			||||||
} FB_INFO_S1D13xxx;
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
/* ------------------------------------------------------------------------- */
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
#ifdef CONFIG_KUP4K_LOGO
 | 
					 | 
				
			||||||
void lcd_logo(bd_t *bd);
 | 
					 | 
				
			||||||
#endif
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
/* ------------------------------------------------------------------------- */
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define	_NOT_USED_	0xFFFFFFFF
 | 
					#define	_NOT_USED_	0xFFFFFFFF
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					@ -110,145 +95,158 @@ const uint sdram_table[] = {
 | 
				
			||||||
	_NOT_USED_, _NOT_USED_, _NOT_USED_,
 | 
						_NOT_USED_, _NOT_USED_, _NOT_USED_,
 | 
				
			||||||
};
 | 
					};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
/* ------------------------------------------------------------------------- */
 | 
					/* ----------------------------------------------------------------------- */
 | 
				
			||||||
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
/*
 | 
					/*
 | 
				
			||||||
 * Check Board Identity:
 | 
					 * Check Board Identity:
 | 
				
			||||||
 */
 | 
					 */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
int checkboard (void)
 | 
					int checkboard(void)
 | 
				
			||||||
{
 | 
					{
 | 
				
			||||||
	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
 | 
						volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
 | 
				
			||||||
	uchar *latch,rev,mod;
 | 
						uchar rev,mod,tmp,pcf,ak_rev,ak_mod;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	/*
 | 
						/*
 | 
				
			||||||
	 * Init ChipSelect #4 (CAN + HW-Latch)
 | 
						 * Init ChipSelect #4 (CAN + HW-Latch)
 | 
				
			||||||
	 */
 | 
						 */
 | 
				
			||||||
	immap->im_memctl.memc_or4 = 0xFFFF8926;
 | 
						out_be32(&immap->im_memctl.memc_or4, CONFIG_SYS_OR4);
 | 
				
			||||||
	immap->im_memctl.memc_br4 = 0x90000401;
 | 
						out_be32(&immap->im_memctl.memc_br4, CONFIG_SYS_BR4);
 | 
				
			||||||
	__asm__ ("eieio");
 | 
					
 | 
				
			||||||
	latch=(uchar *)0x90000200;
 | 
						/*
 | 
				
			||||||
	rev = (*latch & 0xF8) >> 3;
 | 
						 * Init ChipSelect #5 (S1D13768)
 | 
				
			||||||
	mod=(*latch & 0x03);
 | 
						 */
 | 
				
			||||||
	printf ("Board: KUP4K Rev %d.%d\n",rev,mod);
 | 
						out_be32(&immap->im_memctl.memc_or5, CONFIG_SYS_OR5);
 | 
				
			||||||
	return (0);
 | 
						out_be32(&immap->im_memctl.memc_br5, CONFIG_SYS_BR5);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
						tmp = swapbyte(in_8((unsigned char*) LATCH_ADDR));
 | 
				
			||||||
 | 
						rev = (tmp & 0xF8) >> 3;
 | 
				
			||||||
 | 
						mod = (tmp & 0x07);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
						i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
						if (read_diag())
 | 
				
			||||||
 | 
							gd->flags &= ~GD_FLG_SILENT;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
						printf("Board: KUP4K Rev %d.%d AK:",rev,mod);
 | 
				
			||||||
 | 
						/*
 | 
				
			||||||
 | 
						 * TI Application report: Before using the IO as an input,
 | 
				
			||||||
 | 
						 * a high must be written to the IO first
 | 
				
			||||||
 | 
						 */
 | 
				
			||||||
 | 
						pcf = 0xFF;
 | 
				
			||||||
 | 
						i2c_write(0x21, 0, 0 , &pcf, 1);
 | 
				
			||||||
 | 
						if (i2c_read(0x21, 0, 0, &pcf, 1)) {
 | 
				
			||||||
 | 
							puts("n/a\n");
 | 
				
			||||||
 | 
						} else {
 | 
				
			||||||
 | 
							ak_rev = (pcf & 0xF8) >> 3;
 | 
				
			||||||
 | 
							ak_mod = (pcf & 0x07);
 | 
				
			||||||
 | 
							printf("%d.%d\n", ak_rev, ak_mod);
 | 
				
			||||||
 | 
						}
 | 
				
			||||||
 | 
						return 0;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
/* ------------------------------------------------------------------------- */
 | 
					/* ----------------------------------------------------------------------- */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
phys_size_t initdram (int board_type)
 | 
					
 | 
				
			||||||
 | 
					phys_size_t initdram(int board_type)
 | 
				
			||||||
{
 | 
					{
 | 
				
			||||||
	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
 | 
						volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
 | 
				
			||||||
	volatile memctl8xx_t *memctl = &immap->im_memctl;
 | 
						volatile memctl8xx_t *memctl = &immap->im_memctl;
 | 
				
			||||||
	long int size_b0 = 0;
 | 
						long int size = 0;
 | 
				
			||||||
	long int size_b1 = 0;
 | 
						uchar *latch,rev,mod,tmp;
 | 
				
			||||||
	long int size_b2 = 0;
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
	upmconfig (UPMA, (uint *) sdram_table,
 | 
						/*
 | 
				
			||||||
 | 
						 * Init ChipSelect #4 (CAN + HW-Latch) to determine Hardware Revision
 | 
				
			||||||
 | 
						 * Rev 1..6 -> 48 MB RAM;   Rev >= 7 -> 96 MB
 | 
				
			||||||
 | 
						 */
 | 
				
			||||||
 | 
						out_be32(&immap->im_memctl.memc_or4, CONFIG_SYS_OR4);
 | 
				
			||||||
 | 
						out_be32(&immap->im_memctl.memc_br4, CONFIG_SYS_BR4);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
						latch = (uchar *)0x90000200;
 | 
				
			||||||
 | 
						tmp = swapbyte(*latch);
 | 
				
			||||||
 | 
						rev = (tmp & 0xF8) >> 3;
 | 
				
			||||||
 | 
						mod = (tmp & 0x07);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
						upmconfig(UPMA, (uint *) sdram_table,
 | 
				
			||||||
		   sizeof (sdram_table) / sizeof (uint));
 | 
							   sizeof (sdram_table) / sizeof (uint));
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	/*
 | 
						out_be16(&memctl->memc_mptpr, CONFIG_SYS_MPTPR);
 | 
				
			||||||
	 * Preliminary prescaler for refresh (depends on number of
 | 
					 | 
				
			||||||
	 * banks): This value is selected for four cycles every 62.4 us
 | 
					 | 
				
			||||||
	 * with two SDRAM banks or four cycles every 31.2 us with one
 | 
					 | 
				
			||||||
	 * bank. It will be adjusted after memory sizing.
 | 
					 | 
				
			||||||
	 */
 | 
					 | 
				
			||||||
	memctl->memc_mptpr = CONFIG_SYS_MPTPR;
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
	memctl->memc_mar = 0x00000088;
 | 
						out_be32(&memctl->memc_mar, 0x00000088);
 | 
				
			||||||
 | 
						/* no refresh yet */
 | 
				
			||||||
 | 
						if(rev >= 7) {
 | 
				
			||||||
 | 
							out_be32(&memctl->memc_mamr,
 | 
				
			||||||
 | 
									 CONFIG_SYS_MAMR_9COL & (~(MAMR_PTAE)));
 | 
				
			||||||
 | 
						} else {
 | 
				
			||||||
 | 
							out_be32(&memctl->memc_mamr,
 | 
				
			||||||
 | 
									 CONFIG_SYS_MAMR_8COL & (~(MAMR_PTAE)));
 | 
				
			||||||
 | 
						}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	/*
 | 
						udelay(200);
 | 
				
			||||||
	 * Map controller banks 1 and 2 to the SDRAM banks 2 and 3 at
 | 
					 | 
				
			||||||
	 * preliminary addresses - these have to be modified after the
 | 
					 | 
				
			||||||
	 * SDRAM size has been determined.
 | 
					 | 
				
			||||||
	 */
 | 
					 | 
				
			||||||
/*	memctl->memc_or1 = CONFIG_SYS_OR1_PRELIM;	*/
 | 
					 | 
				
			||||||
/*	memctl->memc_br1 = CONFIG_SYS_BR1_PRELIM;	*/
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
/*	memctl->memc_or2 = CONFIG_SYS_OR2_PRELIM;	*/
 | 
					 | 
				
			||||||
/*	memctl->memc_br2 = CONFIG_SYS_BR2_PRELIM;	*/
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
	memctl->memc_mamr = CONFIG_SYS_MAMR & (~(MAMR_PTAE));	/* no refresh yet */
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
	udelay (200);
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
	/* perform SDRAM initializsation sequence */
 | 
						/* perform SDRAM initializsation sequence */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	memctl->memc_mcr = 0x80002105;	/* SDRAM bank 0 */
 | 
						/* SDRAM bank 0 */
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x80002105);
 | 
				
			||||||
	memctl->memc_mcr = 0x80002830;	/* SDRAM bank 0 - execute twice */
 | 
						udelay(1);
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x80002830); /* execute twice */
 | 
				
			||||||
	memctl->memc_mcr = 0x80002106;	/* SDRAM bank 0 - RUN MRS Pattern from loc 6 */
 | 
						udelay(1);
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x80002106); /* RUN MRS Pattern from loc 6 */
 | 
				
			||||||
 | 
						udelay(1);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	memctl->memc_mcr = 0x80004105;	/* SDRAM bank 1 */
 | 
						/* SDRAM bank 1 */
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x80004105);
 | 
				
			||||||
	memctl->memc_mcr = 0x80004830;	/* SDRAM bank 1 - execute twice */
 | 
						udelay(1);
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x80004830); /* execute twice */
 | 
				
			||||||
	memctl->memc_mcr = 0x80004106;	/* SDRAM bank 1 - RUN MRS Pattern from loc 6 */
 | 
						udelay(1);
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x80004106); /* RUN MRS Pattern from loc 6 */
 | 
				
			||||||
 | 
						udelay(1);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	memctl->memc_mcr = 0x80006105;	/* SDRAM bank 2 */
 | 
						/* SDRAM bank 2 */
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x80006105);
 | 
				
			||||||
	memctl->memc_mcr = 0x80006830;	/* SDRAM bank 2 - execute twice */
 | 
						udelay(1);
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x80006830); /* execute twice */
 | 
				
			||||||
	memctl->memc_mcr = 0x80006106;	/* SDRAM bank 2 - RUN MRS Pattern from loc 6 */
 | 
						udelay(1);
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x80006106); /* RUN MRS Pattern from loc 6 */
 | 
				
			||||||
 | 
						udelay(1);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	memctl->memc_mamr |= MAMR_PTAE;	/* enable refresh */
 | 
						setbits_be32(&memctl->memc_mamr, MAMR_PTAE); /* enable refresh */
 | 
				
			||||||
	udelay (1000);
 | 
						udelay(1000);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#if 0							/* 3 x 8MB */
 | 
						out_be16(&memctl->memc_mptpr, CONFIG_SYS_MPTPR);
 | 
				
			||||||
	size_b0 = 0x00800000;
 | 
						udelay(1000);
 | 
				
			||||||
	size_b1 = 0x00800000;
 | 
						if(rev >= 7) {
 | 
				
			||||||
	size_b2 = 0x00800000;
 | 
							size = 32 * 3 * 1024 * 1024;
 | 
				
			||||||
	memctl->memc_mptpr = CONFIG_SYS_MPTPR;
 | 
							out_be32(&memctl->memc_or1, CONFIG_SYS_OR1_9COL);
 | 
				
			||||||
	udelay (1000);
 | 
							out_be32(&memctl->memc_br1, CONFIG_SYS_BR1_9COL);
 | 
				
			||||||
	memctl->memc_or1 = 0xFF800A00;
 | 
							out_be32(&memctl->memc_or2, CONFIG_SYS_OR2_9COL);
 | 
				
			||||||
	memctl->memc_br1 = 0x00000081;
 | 
							out_be32(&memctl->memc_br2, CONFIG_SYS_BR2_9COL);
 | 
				
			||||||
	memctl->memc_or2 = 0xFF000A00;
 | 
							out_be32(&memctl->memc_or3, CONFIG_SYS_OR3_9COL);
 | 
				
			||||||
	memctl->memc_br2 = 0x00800081;
 | 
							out_be32(&memctl->memc_br3, CONFIG_SYS_BR3_9COL);
 | 
				
			||||||
	memctl->memc_or3 = 0xFE000A00;
 | 
						} else {
 | 
				
			||||||
	memctl->memc_br3 = 0x01000081;
 | 
							size = 16 * 3 * 1024 * 1024;
 | 
				
			||||||
#else							/* 3 x 16 MB */
 | 
							out_be32(&memctl->memc_or1, CONFIG_SYS_OR1_8COL);
 | 
				
			||||||
	size_b0 = 0x01000000;
 | 
							out_be32(&memctl->memc_br1, CONFIG_SYS_BR1_8COL);
 | 
				
			||||||
	size_b1 = 0x01000000;
 | 
							out_be32(&memctl->memc_or2, CONFIG_SYS_OR2_8COL);
 | 
				
			||||||
	size_b2 = 0x01000000;
 | 
							out_be32(&memctl->memc_br2, CONFIG_SYS_BR2_8COL);
 | 
				
			||||||
	memctl->memc_mptpr = CONFIG_SYS_MPTPR;
 | 
							out_be32(&memctl->memc_or3, CONFIG_SYS_OR3_8COL);
 | 
				
			||||||
	udelay (1000);
 | 
							out_be32(&memctl->memc_br3, CONFIG_SYS_BR3_8COL);
 | 
				
			||||||
	memctl->memc_or1 = 0xFF000A00;
 | 
						}
 | 
				
			||||||
	memctl->memc_br1 = 0x00000081;
 | 
						return (size);
 | 
				
			||||||
	memctl->memc_or2 = 0xFE000A00;
 | 
					 | 
				
			||||||
	memctl->memc_br2 = 0x01000081;
 | 
					 | 
				
			||||||
	memctl->memc_or3 = 0xFC000A00;
 | 
					 | 
				
			||||||
	memctl->memc_br3 = 0x02000081;
 | 
					 | 
				
			||||||
#endif
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
	udelay (10000);
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
	return (size_b0 + size_b1 + size_b2);
 | 
					 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
/* ------------------------------------------------------------------------- */
 | 
					/* ----------------------------------------------------------------------- */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
int misc_init_r (void)
 | 
					
 | 
				
			||||||
 | 
					int misc_init_r(void)
 | 
				
			||||||
{
 | 
					{
 | 
				
			||||||
#ifdef CONFIG_STATUS_LED
 | 
					 | 
				
			||||||
	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
 | 
						volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
 | 
				
			||||||
#endif
 | 
					 | 
				
			||||||
#ifdef CONFIG_KUP4K_LOGO
 | 
					 | 
				
			||||||
	bd_t *bd = gd->bd;
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
	lcd_logo (bd);
 | 
					 | 
				
			||||||
#endif							/* CONFIG_KUP4K_LOGO */
 | 
					 | 
				
			||||||
#ifdef CONFIG_IDE_LED
 | 
					#ifdef CONFIG_IDE_LED
 | 
				
			||||||
	/* Configure PA8 as output port */
 | 
						/* Configure PA8 as output port */
 | 
				
			||||||
	immap->im_ioport.iop_padir |= 0x80;
 | 
						setbits_be16(&immap->im_ioport.iop_padir, PA_8);
 | 
				
			||||||
	immap->im_ioport.iop_paodr |= 0x80;
 | 
						setbits_be16(&immap->im_ioport.iop_paodr, PA_8);
 | 
				
			||||||
	immap->im_ioport.iop_papar &= ~0x80;
 | 
						clrbits_be16(&immap->im_ioport.iop_papar, PA_8);
 | 
				
			||||||
	immap->im_ioport.iop_padat |= 0x80;	/* turn it off */
 | 
						setbits_be16(&immap->im_ioport.iop_padat, PA_8); /* turn it off */
 | 
				
			||||||
#endif
 | 
					#endif
 | 
				
			||||||
	load_sernum_ethaddr();
 | 
						load_sernum_ethaddr();
 | 
				
			||||||
	setenv("hw","4k");
 | 
						setenv("hw","4k");
 | 
				
			||||||
| 
						 | 
					@ -256,149 +254,51 @@ int misc_init_r (void)
 | 
				
			||||||
	return (0);
 | 
						return (0);
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#ifdef CONFIG_KUP4K_LOGO
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					static int read_diag(void)
 | 
				
			||||||
void lcd_logo (bd_t * bd)
 | 
					 | 
				
			||||||
{
 | 
					{
 | 
				
			||||||
	FB_INFO_S1D13xxx fb_info;
 | 
						int diag;
 | 
				
			||||||
	S1D_INDEX s1dReg;
 | 
						immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
 | 
				
			||||||
	S1D_VALUE s1dValue;
 | 
					 | 
				
			||||||
	volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
 | 
					 | 
				
			||||||
	volatile memctl8xx_t *memctl;
 | 
					 | 
				
			||||||
	ushort i;
 | 
					 | 
				
			||||||
	uchar *fb;
 | 
					 | 
				
			||||||
	int rs, gs, bs;
 | 
					 | 
				
			||||||
	int r = 8, g = 8, b = 4;
 | 
					 | 
				
			||||||
	int r1, g1, b1;
 | 
					 | 
				
			||||||
	int n;
 | 
					 | 
				
			||||||
	char tmp[64];		/* long enough for environment variables */
 | 
					 | 
				
			||||||
	int tft = 0;
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
	immr->im_cpm.cp_pbpar &= ~(PB_LCD_PWM);
 | 
						clrbits_be16(&immr->im_ioport.iop_pcdir, PC_4);	/* input */
 | 
				
			||||||
	immr->im_cpm.cp_pbodr &= ~(PB_LCD_PWM);
 | 
						clrbits_be16(&immr->im_ioport.iop_pcpar, PC_4);	/* gpio */
 | 
				
			||||||
	immr->im_cpm.cp_pbdat &= ~(PB_LCD_PWM);	/* set to 0 = enabled */
 | 
						setbits_be16(&immr->im_ioport.iop_pcdir, PC_5);	/* output */
 | 
				
			||||||
	immr->im_cpm.cp_pbdir |= (PB_LCD_PWM);
 | 
						clrbits_be16(&immr->im_ioport.iop_pcpar, PC_4);	/* gpio */
 | 
				
			||||||
 | 
						setbits_be16(&immr->im_ioport.iop_pcdat, PC_5);	/* 1 */
 | 
				
			||||||
/*----------------------------------------------------------------------------- */
 | 
						udelay(500);
 | 
				
			||||||
/* Initialize the chip and the frame buffer driver. */
 | 
						if (in_be16(&immr->im_ioport.iop_pcdat) & PC_4) {
 | 
				
			||||||
/*----------------------------------------------------------------------------- */
 | 
							clrbits_be16(&immr->im_ioport.iop_pcdat, PC_5);/* 0 */
 | 
				
			||||||
	memctl = &immr->im_memctl;
 | 
							udelay(500);
 | 
				
			||||||
 | 
							if(in_be16(&immr->im_ioport.iop_pcdat) & PC_4)
 | 
				
			||||||
 | 
								diag = 0;
 | 
				
			||||||
	/*
 | 
					 | 
				
			||||||
	 * Init ChipSelect #5 (S1D13768)
 | 
					 | 
				
			||||||
	 */
 | 
					 | 
				
			||||||
	memctl->memc_or5 = 0xFFC007F0;	/* 4 MB  17 WS or externel TA */
 | 
					 | 
				
			||||||
	memctl->memc_br5 = 0x80080801;	/* Start at 0x80080000 */
 | 
					 | 
				
			||||||
	__asm__ ("eieio");
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
	fb_info.VmemAddr = (unsigned char *) (S1D_PHYSICAL_VMEM_ADDR);
 | 
					 | 
				
			||||||
	fb_info.RegAddr = (unsigned char *) (S1D_PHYSICAL_REG_ADDR);
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
	if ((((S1D_VALUE *) fb_info.RegAddr)[0] != 0x28)
 | 
					 | 
				
			||||||
	    || (((S1D_VALUE *) fb_info.RegAddr)[1] != 0x14)) {
 | 
					 | 
				
			||||||
		printf ("Warning:LCD Controller S1D13706 not found\n");
 | 
					 | 
				
			||||||
		setenv ("lcd", "none");
 | 
					 | 
				
			||||||
		return;
 | 
					 | 
				
			||||||
	}
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
	for (i = 0; i < sizeof(aS1DRegs_prelimn) / sizeof(aS1DRegs_prelimn[0]); i++) {
 | 
					 | 
				
			||||||
		s1dReg = aS1DRegs_prelimn[i].Index;
 | 
					 | 
				
			||||||
		s1dValue = aS1DRegs_prelimn[i].Value;
 | 
					 | 
				
			||||||
		debugk ("s13768 reg: %02x value: %02x\n",
 | 
					 | 
				
			||||||
			aS1DRegs_prelimn[i].Index, aS1DRegs_prelimn[i].Value);
 | 
					 | 
				
			||||||
		((S1D_VALUE *) fb_info.RegAddr)[s1dReg / sizeof (S1D_VALUE)] =
 | 
					 | 
				
			||||||
			s1dValue;
 | 
					 | 
				
			||||||
	}
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
	n = getenv_f("lcd", tmp, sizeof (tmp));
 | 
					 | 
				
			||||||
	if (n > 0) {
 | 
					 | 
				
			||||||
		if (!strcmp ("tft", tmp))
 | 
					 | 
				
			||||||
			tft = 1;
 | 
					 | 
				
			||||||
		else
 | 
							else
 | 
				
			||||||
			tft = 0;
 | 
								diag = 1;
 | 
				
			||||||
	}
 | 
					 | 
				
			||||||
#if 0
 | 
					 | 
				
			||||||
	if (((S1D_VALUE *) fb_info.RegAddr)[0xAC] & 0x04)
 | 
					 | 
				
			||||||
		tft = 0;
 | 
					 | 
				
			||||||
	else
 | 
					 | 
				
			||||||
		tft = 1;
 | 
					 | 
				
			||||||
#endif
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
	debugk ("Port=0x%02x -> TFT=%d\n", tft,
 | 
					 | 
				
			||||||
		((S1D_VALUE *) fb_info.RegAddr)[0xAC]);
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
	/* init controller */
 | 
					 | 
				
			||||||
	if (!tft) {
 | 
					 | 
				
			||||||
		for (i = 0; i < sizeof(aS1DRegs_stn) / sizeof(aS1DRegs_stn[0]); i++) {
 | 
					 | 
				
			||||||
			s1dReg = aS1DRegs_stn[i].Index;
 | 
					 | 
				
			||||||
			s1dValue = aS1DRegs_stn[i].Value;
 | 
					 | 
				
			||||||
			debugk ("s13768 reg: %02x value: %02x\n",
 | 
					 | 
				
			||||||
				aS1DRegs_stn[i].Index,
 | 
					 | 
				
			||||||
				aS1DRegs_stn[i].Value);
 | 
					 | 
				
			||||||
			((S1D_VALUE *) fb_info.RegAddr)[s1dReg / sizeof(S1D_VALUE)] =
 | 
					 | 
				
			||||||
				s1dValue;
 | 
					 | 
				
			||||||
		}
 | 
					 | 
				
			||||||
		n = getenv_f("contrast", tmp, sizeof (tmp));
 | 
					 | 
				
			||||||
		((S1D_VALUE *) fb_info.RegAddr)[0xB3] =
 | 
					 | 
				
			||||||
			(n > 0) ? (uchar) simple_strtoul (tmp, NULL, 10) * 255 / 100 : 0xA0;
 | 
					 | 
				
			||||||
		switch (bd->bi_busfreq) {
 | 
					 | 
				
			||||||
		case 40000000:
 | 
					 | 
				
			||||||
			((S1D_VALUE *) fb_info.RegAddr)[0x05] = 0x32;
 | 
					 | 
				
			||||||
			((S1D_VALUE *) fb_info.RegAddr)[0x12] = 0x41;
 | 
					 | 
				
			||||||
			break;
 | 
					 | 
				
			||||||
		case 48000000:
 | 
					 | 
				
			||||||
			((S1D_VALUE *) fb_info.RegAddr)[0x05] = 0x22;
 | 
					 | 
				
			||||||
			((S1D_VALUE *) fb_info.RegAddr)[0x12] = 0x34;
 | 
					 | 
				
			||||||
			break;
 | 
					 | 
				
			||||||
		default:
 | 
					 | 
				
			||||||
			printf ("KUP4K S1D1: unknown busfrequency: %ld assuming 64 MHz\n", bd->bi_busfreq);
 | 
					 | 
				
			||||||
		case 64000000:
 | 
					 | 
				
			||||||
			((S1D_VALUE *) fb_info.RegAddr)[0x05] = 0x32;
 | 
					 | 
				
			||||||
			((S1D_VALUE *) fb_info.RegAddr)[0x12] = 0x66;
 | 
					 | 
				
			||||||
			break;
 | 
					 | 
				
			||||||
		}
 | 
					 | 
				
			||||||
		/*   setenv("lcd","stn"); */
 | 
					 | 
				
			||||||
	} else {
 | 
						} else {
 | 
				
			||||||
		for (i = 0; i < sizeof(aS1DRegs_tft) / sizeof(aS1DRegs_tft[0]); i++) {
 | 
							diag = 0;
 | 
				
			||||||
			s1dReg = aS1DRegs_tft[i].Index;
 | 
					 | 
				
			||||||
			s1dValue = aS1DRegs_tft[i].Value;
 | 
					 | 
				
			||||||
			debugk ("s13768 reg: %02x value: %02x\n",
 | 
					 | 
				
			||||||
				aS1DRegs_tft[i].Index,
 | 
					 | 
				
			||||||
				aS1DRegs_tft[i].Value);
 | 
					 | 
				
			||||||
			((S1D_VALUE *) fb_info.RegAddr)[s1dReg / sizeof (S1D_VALUE)] =
 | 
					 | 
				
			||||||
				s1dValue;
 | 
					 | 
				
			||||||
	}
 | 
						}
 | 
				
			||||||
 | 
						clrbits_be16(&immr->im_ioport.iop_pcdir, PC_5);	/* input */
 | 
				
			||||||
		switch (bd->bi_busfreq) {
 | 
						return (diag);
 | 
				
			||||||
		default:
 | 
					 | 
				
			||||||
			printf ("KUP4K S1D1: unknown busfrequency: %ld assuming 64 MHz\n", bd->bi_busfreq);
 | 
					 | 
				
			||||||
		case 40000000:
 | 
					 | 
				
			||||||
			((S1D_VALUE *) fb_info.RegAddr)[0x05] = 0x42;
 | 
					 | 
				
			||||||
			((S1D_VALUE *) fb_info.RegAddr)[0x12] = 0x30;
 | 
					 | 
				
			||||||
			break;
 | 
					 | 
				
			||||||
		}
 | 
					 | 
				
			||||||
		/* setenv("lcd","tft"); */
 | 
					 | 
				
			||||||
	}
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
	/* create and set colormap */
 | 
					 | 
				
			||||||
	rs = 256 / (r - 1);
 | 
					 | 
				
			||||||
	gs = 256 / (g - 1);
 | 
					 | 
				
			||||||
	bs = 256 / (b - 1);
 | 
					 | 
				
			||||||
	for (i = 0; i < 256; i++) {
 | 
					 | 
				
			||||||
		r1 = (rs * ((i / (g * b)) % r)) * 255;
 | 
					 | 
				
			||||||
		g1 = (gs * ((i / b) % g)) * 255;
 | 
					 | 
				
			||||||
		b1 = (bs * ((i) % b)) * 255;
 | 
					 | 
				
			||||||
		debugk ("%d %04x %04x %04x\n", i, r1 >> 4, g1 >> 4, b1 >> 4);
 | 
					 | 
				
			||||||
		S1D_WRITE_PALETTE (fb_info.RegAddr, i, (r1 >> 4), (g1 >> 4),
 | 
					 | 
				
			||||||
				   (b1 >> 4));
 | 
					 | 
				
			||||||
	}
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
	/* copy bitmap */
 | 
					 | 
				
			||||||
	fb = (uchar *) (fb_info.VmemAddr);
 | 
					 | 
				
			||||||
	memcpy (fb, (uchar *) CONFIG_KUP4K_LOGO, 320 * 240);
 | 
					 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
#endif	/* CONFIG_KUP4K_LOGO */
 | 
					
 | 
				
			||||||
 | 
					static unsigned char swapbyte(unsigned char c)
 | 
				
			||||||
 | 
					{
 | 
				
			||||||
 | 
						unsigned char result = 0;
 | 
				
			||||||
 | 
						int i = 0;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
						for(i = 0; i < 8; ++i) {
 | 
				
			||||||
 | 
							result = result << 1;
 | 
				
			||||||
 | 
							result |= (c & 1);
 | 
				
			||||||
 | 
							c = c >> 1;
 | 
				
			||||||
 | 
						}
 | 
				
			||||||
 | 
						return result;
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					/*
 | 
				
			||||||
 | 
					 * Device Tree Support
 | 
				
			||||||
 | 
					 */
 | 
				
			||||||
 | 
					#if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT)
 | 
				
			||||||
 | 
					void ft_board_setup(void *blob, bd_t *bd)
 | 
				
			||||||
 | 
					{
 | 
				
			||||||
 | 
						ft_cpu_setup(blob, bd);
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					#endif /* defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT) */
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -1,174 +0,0 @@
 | 
				
			||||||
/*---------------------------------------------------------------------------- */
 | 
					 | 
				
			||||||
/* */
 | 
					 | 
				
			||||||
/*  File generated by S1D13706CFG.EXE */
 | 
					 | 
				
			||||||
/* */
 | 
					 | 
				
			||||||
/*  Copyright (c) 2000,2001 Epson Research and Development, Inc. */
 | 
					 | 
				
			||||||
/*  All rights reserved. */
 | 
					 | 
				
			||||||
/* */
 | 
					 | 
				
			||||||
/*---------------------------------------------------------------------------- */
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
/* Panel: 320x240x8bpp 70Hz Color Single STN 8-bit (PCLK=6.250MHz) (Format 2) */
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
#define S1D_DISPLAY_WIDTH           320
 | 
					 | 
				
			||||||
#define S1D_DISPLAY_HEIGHT          240
 | 
					 | 
				
			||||||
#define S1D_DISPLAY_BPP             8
 | 
					 | 
				
			||||||
#define S1D_DISPLAY_SCANLINE_BYTES  320
 | 
					 | 
				
			||||||
#define S1D_PHYSICAL_VMEM_ADDR      0x800A0000L
 | 
					 | 
				
			||||||
#define S1D_PHYSICAL_VMEM_SIZE      0x14000L
 | 
					 | 
				
			||||||
#define S1D_PHYSICAL_REG_ADDR       0x80080000L
 | 
					 | 
				
			||||||
#define S1D_PHYSICAL_REG_SIZE       0x100
 | 
					 | 
				
			||||||
#define S1D_DISPLAY_PCLK            6250
 | 
					 | 
				
			||||||
#define S1D_PALETTE_SIZE            256
 | 
					 | 
				
			||||||
#define S1D_REGDELAYOFF             0xFFFE
 | 
					 | 
				
			||||||
#define S1D_REGDELAYON              0xFFFF
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
#define S1D_WRITE_PALETTE(p,i,r,g,b)  \
 | 
					 | 
				
			||||||
{  \
 | 
					 | 
				
			||||||
    ((volatile S1D_VALUE*)(p))[0x0A/sizeof(S1D_VALUE)] = (S1D_VALUE)((r)>>4);  \
 | 
					 | 
				
			||||||
    ((volatile S1D_VALUE*)(p))[0x09/sizeof(S1D_VALUE)] = (S1D_VALUE)((g)>>4);  \
 | 
					 | 
				
			||||||
    ((volatile S1D_VALUE*)(p))[0x08/sizeof(S1D_VALUE)] = (S1D_VALUE)((b)>>4);  \
 | 
					 | 
				
			||||||
    ((volatile S1D_VALUE*)(p))[0x0B/sizeof(S1D_VALUE)] = (S1D_VALUE)(i);  \
 | 
					 | 
				
			||||||
}
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
#define S1D_READ_PALETTE(p,i,r,g,b)  \
 | 
					 | 
				
			||||||
{  \
 | 
					 | 
				
			||||||
    ((volatile S1D_VALUE*)(p))[0x0F/sizeof(S1D_VALUE)] = (S1D_VALUE)(i);  \
 | 
					 | 
				
			||||||
    r = ((volatile S1D_VALUE*)(p))[0x0E/sizeof(S1D_VALUE)];  \
 | 
					 | 
				
			||||||
    g = ((volatile S1D_VALUE*)(p))[0x0D/sizeof(S1D_VALUE)];  \
 | 
					 | 
				
			||||||
    b = ((volatile S1D_VALUE*)(p))[0x0C/sizeof(S1D_VALUE)];  \
 | 
					 | 
				
			||||||
}
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
typedef unsigned short S1D_INDEX;
 | 
					 | 
				
			||||||
typedef unsigned char  S1D_VALUE;
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
typedef struct
 | 
					 | 
				
			||||||
{
 | 
					 | 
				
			||||||
    S1D_INDEX Index;
 | 
					 | 
				
			||||||
    S1D_VALUE Value;
 | 
					 | 
				
			||||||
} S1D_REGS;
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
static S1D_REGS aS1DRegs_prelimn[] =
 | 
					 | 
				
			||||||
{
 | 
					 | 
				
			||||||
    {0x10,0x00},   /* PANEL Type Register */
 | 
					 | 
				
			||||||
    {0xA8,0x00},   /* GPIO Config Register 0 */
 | 
					 | 
				
			||||||
    {0xA9,0x80},   /* GPIO Config Register 1 */
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
};
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
static S1D_REGS aS1DRegs_stn[] =
 | 
					 | 
				
			||||||
{
 | 
					 | 
				
			||||||
    {0x04,0x10},   /* BUSCLK MEMCLK Config Register */
 | 
					 | 
				
			||||||
    {0x10,0xD0},   /* PANEL Type Register */
 | 
					 | 
				
			||||||
    {0x11,0x00},   /* MOD Rate Register */
 | 
					 | 
				
			||||||
    {0x14,0x27},   /* Horizontal Display Period Register */
 | 
					 | 
				
			||||||
    {0x16,0x00},   /* Horizontal Display Period Start Pos Register 0 */
 | 
					 | 
				
			||||||
    {0x17,0x00},   /* Horizontal Display Period Start Pos Register 1 */
 | 
					 | 
				
			||||||
    {0x18,0xF0},   /* Vertical Total Register 0 */
 | 
					 | 
				
			||||||
    {0x19,0x00},   /* Vertical Total Register 1 */
 | 
					 | 
				
			||||||
    {0x1C,0xEF},   /* Vertical Display Period Register 0 */
 | 
					 | 
				
			||||||
    {0x1D,0x00},   /* Vertical Display Period Register 1 */
 | 
					 | 
				
			||||||
    {0x1E,0x00},   /* Vertical Display Period Start Pos Register 0 */
 | 
					 | 
				
			||||||
    {0x1F,0x00},   /* Vertical Display Period Start Pos Register 1 */
 | 
					 | 
				
			||||||
    {0x20,0x87},   /* Horizontal Sync Pulse Width Register */
 | 
					 | 
				
			||||||
    {0x22,0x00},   /* Horizontal Sync Pulse Start Pos Register 0 */
 | 
					 | 
				
			||||||
    {0x23,0x00},   /* Horizontal Sync Pulse Start Pos Register 1 */
 | 
					 | 
				
			||||||
    {0x24,0x80},   /* Vertical Sync Pulse Width Register */
 | 
					 | 
				
			||||||
    {0x26,0x01},   /* Vertical Sync Pulse Start Pos Register 0 */
 | 
					 | 
				
			||||||
    {0x27,0x00},   /* Vertical Sync Pulse Start Pos Register 1 */
 | 
					 | 
				
			||||||
    {0x70,0x83},   /* Display Mode Register */
 | 
					 | 
				
			||||||
    {0x71,0x00},   /* Special Effects Register */
 | 
					 | 
				
			||||||
    {0x74,0x00},   /* Main Window Display Start Address Register 0 */
 | 
					 | 
				
			||||||
    {0x75,0x00},   /* Main Window Display Start Address Register 1 */
 | 
					 | 
				
			||||||
    {0x76,0x00},   /* Main Window Display Start Address Register 2 */
 | 
					 | 
				
			||||||
    {0x78,0x50},   /* Main Window Address Offset Register 0 */
 | 
					 | 
				
			||||||
    {0x79,0x00},   /* Main Window Address Offset Register 1 */
 | 
					 | 
				
			||||||
    {0x7C,0x00},   /* Sub Window Display Start Address Register 0 */
 | 
					 | 
				
			||||||
    {0x7D,0x00},   /* Sub Window Display Start Address Register 1 */
 | 
					 | 
				
			||||||
    {0x7E,0x00},   /* Sub Window Display Start Address Register 2 */
 | 
					 | 
				
			||||||
    {0x80,0x50},   /* Sub Window Address Offset Register 0 */
 | 
					 | 
				
			||||||
    {0x81,0x00},   /* Sub Window Address Offset Register 1 */
 | 
					 | 
				
			||||||
    {0x84,0x00},   /* Sub Window X Start Pos Register 0 */
 | 
					 | 
				
			||||||
    {0x85,0x00},   /* Sub Window X Start Pos Register 1 */
 | 
					 | 
				
			||||||
    {0x88,0x00},   /* Sub Window Y Start Pos Register 0 */
 | 
					 | 
				
			||||||
    {0x89,0x00},   /* Sub Window Y Start Pos Register 1 */
 | 
					 | 
				
			||||||
    {0x8C,0x4F},   /* Sub Window X End Pos Register 0 */
 | 
					 | 
				
			||||||
    {0x8D,0x00},   /* Sub Window X End Pos Register 1 */
 | 
					 | 
				
			||||||
    {0x90,0xEF},   /* Sub Window Y End Pos Register 0 */
 | 
					 | 
				
			||||||
    {0x91,0x00},   /* Sub Window Y End Pos Register 1 */
 | 
					 | 
				
			||||||
    {0xA0,0x00},   /* Power Save Config Register */
 | 
					 | 
				
			||||||
    {0xA1,0x00},   /* CPU Access Control Register */
 | 
					 | 
				
			||||||
    {0xA2,0x00},   /* Software Reset Register */
 | 
					 | 
				
			||||||
    {0xA3,0x00},   /* BIG Endian Support Register */
 | 
					 | 
				
			||||||
    {0xA4,0x00},   /* Scratch Pad Register 0 */
 | 
					 | 
				
			||||||
    {0xA5,0x00},   /* Scratch Pad Register 1 */
 | 
					 | 
				
			||||||
    {0xA8,0x01},   /* GPIO Config Register 0 */
 | 
					 | 
				
			||||||
    {0xA9,0x80},   /* GPIO Config Register 1 */
 | 
					 | 
				
			||||||
    {0xAC,0x01},   /* GPIO Status Control Register 0 */
 | 
					 | 
				
			||||||
    {0xAD,0x00},   /* GPIO Status Control Register 1 */
 | 
					 | 
				
			||||||
    {0xB0,0x10},   /* PWM CV Clock Control Register */
 | 
					 | 
				
			||||||
    {0xB1,0x80},   /* PWM CV Clock Config Register */
 | 
					 | 
				
			||||||
    {0xB2,0x00},   /* CV Clock Burst Length Register */
 | 
					 | 
				
			||||||
    {0xAD,0x80},   /* reset seq */
 | 
					 | 
				
			||||||
    {0x70,0x03},
 | 
					 | 
				
			||||||
};
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
static S1D_REGS aS1DRegs_tft[] =
 | 
					 | 
				
			||||||
{
 | 
					 | 
				
			||||||
    {0x04,0x10},   /* BUSCLK MEMCLK Config Register */
 | 
					 | 
				
			||||||
    {0x05,0x42},   /* PCLK Config  Register */
 | 
					 | 
				
			||||||
    {0x10,0x61},   /* PANEL Type Register */
 | 
					 | 
				
			||||||
    {0x11,0x00},   /* MOD Rate Register */
 | 
					 | 
				
			||||||
    {0x12,0x30},   /* Horizontal Total Register */
 | 
					 | 
				
			||||||
    {0x14,0x27},   /* Horizontal Display Period Register */
 | 
					 | 
				
			||||||
    {0x16,0x11},   /* Horizontal Display Period Start Pos Register 0 */
 | 
					 | 
				
			||||||
    {0x17,0x00},   /* Horizontal Display Period Start Pos Register 1 */
 | 
					 | 
				
			||||||
    {0x18,0xFA},   /* Vertical Total Register 0 */
 | 
					 | 
				
			||||||
    {0x19,0x00},   /* Vertical Total Register 1 */
 | 
					 | 
				
			||||||
    {0x1C,0xEF},   /* Vertical Display Period Register 0 */
 | 
					 | 
				
			||||||
    {0x1D,0x00},   /* Vertical Display Period Register 1 */
 | 
					 | 
				
			||||||
    {0x1E,0x00},   /* Vertical Display Period Start Pos Register 0 */
 | 
					 | 
				
			||||||
    {0x1F,0x00},   /* Vertical Display Period Start Pos Register 1 */
 | 
					 | 
				
			||||||
    {0x20,0x07},   /* Horizontal Sync Pulse Width Register */
 | 
					 | 
				
			||||||
    {0x22,0x00},   /* Horizontal Sync Pulse Start Pos Register 0 */
 | 
					 | 
				
			||||||
    {0x23,0x00},   /* Horizontal Sync Pulse Start Pos Register 1 */
 | 
					 | 
				
			||||||
    {0x24,0x00},   /* Vertical Sync Pulse Width Register */
 | 
					 | 
				
			||||||
    {0x26,0x00},   /* Vertical Sync Pulse Start Pos Register 0 */
 | 
					 | 
				
			||||||
    {0x27,0x00},   /* Vertical Sync Pulse Start Pos Register 1 */
 | 
					 | 
				
			||||||
    {0x70,0x03},   /* Display Mode Register */
 | 
					 | 
				
			||||||
    {0x71,0x00},   /* Special Effects Register */
 | 
					 | 
				
			||||||
    {0x74,0x00},   /* Main Window Display Start Address Register 0 */
 | 
					 | 
				
			||||||
    {0x75,0x00},   /* Main Window Display Start Address Register 1 */
 | 
					 | 
				
			||||||
    {0x76,0x00},   /* Main Window Display Start Address Register 2 */
 | 
					 | 
				
			||||||
    {0x78,0x50},   /* Main Window Address Offset Register 0 */
 | 
					 | 
				
			||||||
    {0x79,0x00},   /* Main Window Address Offset Register 1 */
 | 
					 | 
				
			||||||
    {0x7C,0x00},   /* Sub Window Display Start Address Register 0 */
 | 
					 | 
				
			||||||
    {0x7D,0x00},   /* Sub Window Display Start Address Register 1 */
 | 
					 | 
				
			||||||
    {0x7E,0x00},   /* Sub Window Display Start Address Register 2 */
 | 
					 | 
				
			||||||
    {0x80,0x50},   /* Sub Window Address Offset Register 0 */
 | 
					 | 
				
			||||||
    {0x81,0x00},   /* Sub Window Address Offset Register 1 */
 | 
					 | 
				
			||||||
    {0x84,0x00},   /* Sub Window X Start Pos Register 0 */
 | 
					 | 
				
			||||||
    {0x85,0x00},   /* Sub Window X Start Pos Register 1 */
 | 
					 | 
				
			||||||
    {0x88,0x00},   /* Sub Window Y Start Pos Register 0 */
 | 
					 | 
				
			||||||
    {0x89,0x00},   /* Sub Window Y Start Pos Register 1 */
 | 
					 | 
				
			||||||
    {0x8C,0x4F},   /* Sub Window X End Pos Register 0 */
 | 
					 | 
				
			||||||
    {0x8D,0x00},   /* Sub Window X End Pos Register 1 */
 | 
					 | 
				
			||||||
    {0x90,0xEF},   /* Sub Window Y End Pos Register 0 */
 | 
					 | 
				
			||||||
    {0x91,0x00},   /* Sub Window Y End Pos Register 1 */
 | 
					 | 
				
			||||||
    {0xA0,0x00},   /* Power Save Config Register */
 | 
					 | 
				
			||||||
    {0xA1,0x00},   /* CPU Access Control Register */
 | 
					 | 
				
			||||||
    {0xA2,0x00},   /* Software Reset Register */
 | 
					 | 
				
			||||||
    {0xA3,0x00},   /* BIG Endian Support Register */
 | 
					 | 
				
			||||||
    {0xA4,0x00},   /* Scratch Pad Register 0 */
 | 
					 | 
				
			||||||
    {0xA5,0x00},   /* Scratch Pad Register 1 */
 | 
					 | 
				
			||||||
    {0xA8,0x01},   /* GPIO Config Register 0 */
 | 
					 | 
				
			||||||
    {0xA9,0x80},   /* GPIO Config Register 1 */
 | 
					 | 
				
			||||||
    {0xAC,0x01},   /* GPIO Status Control Register 0 */
 | 
					 | 
				
			||||||
    {0xAD,0x00},   /* GPIO Status Control Register 1 */
 | 
					 | 
				
			||||||
    {0xB0,0x10},   /* PWM CV Clock Control Register */
 | 
					 | 
				
			||||||
    {0xB1,0x80},   /* PWM CV Clock Config Register */
 | 
					 | 
				
			||||||
    {0xB2,0x00},   /* CV Clock Burst Length Register */
 | 
					 | 
				
			||||||
    {0xAD,0x80},   /* reset seq */
 | 
					 | 
				
			||||||
    {0x70,0x03},
 | 
					 | 
				
			||||||
};
 | 
					 | 
				
			||||||
| 
						 | 
					@ -26,28 +26,8 @@
 | 
				
			||||||
#include <mpc8xx.h>
 | 
					#include <mpc8xx.h>
 | 
				
			||||||
#include <post.h>
 | 
					#include <post.h>
 | 
				
			||||||
#include "../common/kup.h"
 | 
					#include "../common/kup.h"
 | 
				
			||||||
#ifdef CONFIG_KUP4K_LOGO
 | 
					#include <asm/io.h>
 | 
				
			||||||
/* #include "s1d13706.h" */
 | 
					 | 
				
			||||||
#endif
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define KUP4X_USB
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
typedef struct {
 | 
					 | 
				
			||||||
	volatile unsigned char *VmemAddr;
 | 
					 | 
				
			||||||
	volatile unsigned char *RegAddr;
 | 
					 | 
				
			||||||
} FB_INFO_S1D13xxx;
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
/* ------------------------------------------------------------------------- */
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
int usb_init_kup4x (void);
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
#ifdef CONFIG_KUP4K_LOGO
 | 
					 | 
				
			||||||
void lcd_logo (bd_t * bd);
 | 
					 | 
				
			||||||
#endif
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
/* ------------------------------------------------------------------------- */
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define	_NOT_USED_	0xFFFFFFFF
 | 
					#define	_NOT_USED_	0xFFFFFFFF
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					@ -106,207 +86,116 @@ const uint sdram_table[] = {
 | 
				
			||||||
	_NOT_USED_, _NOT_USED_, _NOT_USED_,
 | 
						_NOT_USED_, _NOT_USED_, _NOT_USED_,
 | 
				
			||||||
};
 | 
					};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
/* ------------------------------------------------------------------------- */
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
/*
 | 
					/*
 | 
				
			||||||
 * Check Board Identity:
 | 
					 * Check Board Identity:
 | 
				
			||||||
 */
 | 
					 */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
int checkboard (void)
 | 
					int checkboard(void)
 | 
				
			||||||
{
 | 
					{
 | 
				
			||||||
	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
 | 
						volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
 | 
				
			||||||
	volatile memctl8xx_t *memctl = &immap->im_memctl;
 | 
						volatile memctl8xx_t *memctl = &immap->im_memctl;
 | 
				
			||||||
	volatile uchar *latch;
 | 
						uchar latch, rev, mod;
 | 
				
			||||||
	uchar rev, mod;
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
	/*
 | 
						/*
 | 
				
			||||||
	 * Init ChipSelect #4 (CAN + HW-Latch)
 | 
						 * Init ChipSelect #4 (CAN + HW-Latch)
 | 
				
			||||||
	 */
 | 
						 */
 | 
				
			||||||
	memctl->memc_or4 = 0xFFFF8926;
 | 
						out_be32(&memctl->memc_or4, 0xFFFF8926);
 | 
				
			||||||
	memctl->memc_br4 = 0x90000401;
 | 
						out_be32(&memctl->memc_br4, 0x90000401);
 | 
				
			||||||
	__asm__ ("eieio");
 | 
					
 | 
				
			||||||
	latch = (volatile uchar *) 0x90000200;
 | 
						latch = in_8( (unsigned char *) LATCH_ADDR);
 | 
				
			||||||
	rev = (*latch & 0xF8) >> 3;
 | 
						rev = (latch & 0xF8) >> 3;
 | 
				
			||||||
	mod = (*latch & 0x03);
 | 
						mod = (latch & 0x03);
 | 
				
			||||||
	printf ("Board: KUP4X Rev %d.%d\n",rev,mod);
 | 
					
 | 
				
			||||||
	return (0);
 | 
						printf("Board: KUP4X Rev %d.%d\n", rev, mod);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
						return 0;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
/* ------------------------------------------------------------------------- */
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
phys_size_t initdram (int board_type)
 | 
					phys_size_t initdram(int board_type)
 | 
				
			||||||
{
 | 
					{
 | 
				
			||||||
	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
 | 
						volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
 | 
				
			||||||
	volatile memctl8xx_t *memctl = &immap->im_memctl;
 | 
						volatile memctl8xx_t *memctl = &immap->im_memctl;
 | 
				
			||||||
	long int size_b0 = 0;
 | 
					 | 
				
			||||||
	long int size_b1 = 0;
 | 
					 | 
				
			||||||
	long int size_b2 = 0;
 | 
					 | 
				
			||||||
	long int size_b3 = 0;
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
	upmconfig (UPMA, (uint *) sdram_table,
 | 
						upmconfig(UPMA, (uint *) sdram_table,
 | 
				
			||||||
		   sizeof (sdram_table) / sizeof (uint));
 | 
							   sizeof (sdram_table) / sizeof (uint));
 | 
				
			||||||
	/*
 | 
					 | 
				
			||||||
	 * Preliminary prescaler for refresh (depends on number of
 | 
					 | 
				
			||||||
	 * banks): This value is selected for four cycles every 62.4 us
 | 
					 | 
				
			||||||
	 * with two SDRAM banks or four cycles every 31.2 us with one
 | 
					 | 
				
			||||||
	 * bank. It will be adjusted after memory sizing.
 | 
					 | 
				
			||||||
	 */
 | 
					 | 
				
			||||||
	memctl->memc_mptpr = CONFIG_SYS_MPTPR;
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
	memctl->memc_mar = 0x00000088;
 | 
						out_be16(&memctl->memc_mptpr, CONFIG_SYS_MPTPR);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	/*
 | 
						out_be32(&memctl->memc_mar, 0x00000088);
 | 
				
			||||||
	 * Map controller banks 1 and 2 to the SDRAM banks 2 and 3 at
 | 
					 | 
				
			||||||
	 * preliminary addresses - these have to be modified after the
 | 
					 | 
				
			||||||
	 * SDRAM size has been determined.
 | 
					 | 
				
			||||||
	 */
 | 
					 | 
				
			||||||
/*	memctl->memc_or1 = CONFIG_SYS_OR1_PRELIM;	*/
 | 
					 | 
				
			||||||
/*	memctl->memc_br1 = CONFIG_SYS_BR1_PRELIM;	*/
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
/*	memctl->memc_or2 = CONFIG_SYS_OR2_PRELIM;	*/
 | 
						out_be32(&memctl->memc_mamr,
 | 
				
			||||||
/*	memctl->memc_br2 = CONFIG_SYS_BR2_PRELIM;	*/
 | 
							 CONFIG_SYS_MAMR & (~(MAMR_PTAE))); /* no refresh yet */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	memctl->memc_mamr = CONFIG_SYS_MAMR & (~(MAMR_PTAE));	/* no refresh yet */
 | 
						udelay(200);
 | 
				
			||||||
 | 
					 | 
				
			||||||
	udelay (200);
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
	/* perform SDRAM initializsation sequence */
 | 
						/* perform SDRAM initializsation sequence */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	memctl->memc_mcr = 0x80002105;	/* SDRAM bank 0 */
 | 
						/* SDRAM bank 0 */
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x80002105);
 | 
				
			||||||
	memctl->memc_mcr = 0x80002830;	/* SDRAM bank 0 - execute twice */
 | 
						udelay(1);
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x80002830); /* execute twice */
 | 
				
			||||||
	memctl->memc_mcr = 0x80002106;	/* SDRAM bank 0 - RUN MRS Pattern from loc 6 */
 | 
						udelay(1);
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x80002106); /* RUN MRS Pattern from loc 6 */
 | 
				
			||||||
 | 
						udelay(1);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	memctl->memc_mcr = 0x80004105;	/* SDRAM bank 1 */
 | 
						/* SDRAM bank 1 */
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x80004105);
 | 
				
			||||||
	memctl->memc_mcr = 0x80004830;	/* SDRAM bank 1 - execute twice */
 | 
						udelay(1);
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x80004830); /* execute twice */
 | 
				
			||||||
	memctl->memc_mcr = 0x80004106;	/* SDRAM bank 1 - RUN MRS Pattern from loc 6 */
 | 
						udelay(1);
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x80004106); /* RUN MRS Pattern from loc 6 */
 | 
				
			||||||
 | 
						udelay(1);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	memctl->memc_mcr = 0x80006105;	/* SDRAM bank 2 */
 | 
						/* SDRAM bank 2 */
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x80006105);
 | 
				
			||||||
	memctl->memc_mcr = 0x80006830;	/* SDRAM bank 2 - execute twice */
 | 
						udelay(1);
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x80006830); /* execute twice */
 | 
				
			||||||
	memctl->memc_mcr = 0x80006106;	/* SDRAM bank 2 - RUN MRS Pattern from loc 6 */
 | 
						udelay(1);
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x80006106); /* RUN MRS Pattern from loc 6 */
 | 
				
			||||||
 | 
						udelay(1);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	memctl->memc_mcr = 0x8000C105;	/* SDRAM bank 2 */
 | 
						/* SDRAM bank 3 */
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x8000C105);
 | 
				
			||||||
	memctl->memc_mcr = 0x8000C830;	/* SDRAM bank 2 - execute twice */
 | 
						udelay(1);
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x8000C830); /* execute twice */
 | 
				
			||||||
	memctl->memc_mcr = 0x8000C106;	/* SDRAM bank 2 - RUN MRS Pattern from loc 6 */
 | 
						udelay(1);
 | 
				
			||||||
	udelay (1);
 | 
						out_be32(&memctl->memc_mcr, 0x8000C106); /* RUN MRS Pattern from loc 6 */
 | 
				
			||||||
 | 
						udelay(1);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	memctl->memc_mamr |= MAMR_PTAE;	/* enable refresh */
 | 
						setbits_be32(&memctl->memc_mamr, MAMR_PTAE); /* enable refresh */
 | 
				
			||||||
	udelay (1000);
 | 
					 | 
				
			||||||
#if 0				/* 4 x 8MB */
 | 
					 | 
				
			||||||
	size_b0 = 0x00800000;
 | 
					 | 
				
			||||||
	size_b1 = 0x00800000;
 | 
					 | 
				
			||||||
	size_b2 = 0x00800000;
 | 
					 | 
				
			||||||
	size_b3 = 0x00800000;
 | 
					 | 
				
			||||||
	memctl->memc_mptpr = CONFIG_SYS_MPTPR;
 | 
					 | 
				
			||||||
	udelay (1000);
 | 
					 | 
				
			||||||
	memctl->memc_or1 = 0xFF800A00;
 | 
					 | 
				
			||||||
	memctl->memc_br1 = 0x00000081;
 | 
					 | 
				
			||||||
	memctl->memc_or2 = 0xFF000A00;
 | 
					 | 
				
			||||||
	memctl->memc_br2 = 0x00800081;
 | 
					 | 
				
			||||||
	memctl->memc_or3 = 0xFE000A00;
 | 
					 | 
				
			||||||
	memctl->memc_br3 = 0x01000081;
 | 
					 | 
				
			||||||
	memctl->memc_or6 = 0xFE000A00;
 | 
					 | 
				
			||||||
	memctl->memc_br6 = 0x01800081;
 | 
					 | 
				
			||||||
#else  /* 4 x 16 MB */
 | 
					 | 
				
			||||||
	size_b0 = 0x01000000;
 | 
					 | 
				
			||||||
	size_b1 = 0x01000000;
 | 
					 | 
				
			||||||
	size_b2 = 0x01000000;
 | 
					 | 
				
			||||||
	size_b3 = 0x01000000;
 | 
					 | 
				
			||||||
	memctl->memc_mptpr = CONFIG_SYS_MPTPR;
 | 
					 | 
				
			||||||
	udelay (1000);
 | 
					 | 
				
			||||||
	memctl->memc_or1 = 0xFF000A00;
 | 
					 | 
				
			||||||
	memctl->memc_br1 = 0x00000081;
 | 
					 | 
				
			||||||
	memctl->memc_or2 = 0xFE000A00;
 | 
					 | 
				
			||||||
	memctl->memc_br2 = 0x01000081;
 | 
					 | 
				
			||||||
	memctl->memc_or3 = 0xFD000A00;
 | 
					 | 
				
			||||||
	memctl->memc_br3 = 0x02000081;
 | 
					 | 
				
			||||||
	memctl->memc_or6 = 0xFC000A00;
 | 
					 | 
				
			||||||
	memctl->memc_br6 = 0x03000081;
 | 
					 | 
				
			||||||
#endif
 | 
					 | 
				
			||||||
	udelay (10000);
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
	return (size_b0 + size_b1 + size_b2 + size_b3);
 | 
						udelay(1000);
 | 
				
			||||||
 | 
						/* 4 x 16 MB */
 | 
				
			||||||
 | 
						out_be16(&memctl->memc_mptpr, CONFIG_SYS_MPTPR);
 | 
				
			||||||
 | 
						udelay(1000);
 | 
				
			||||||
 | 
						out_be32(&memctl->memc_or1, 0xFF000A00);
 | 
				
			||||||
 | 
						out_be32(&memctl->memc_br1, 0x00000081);
 | 
				
			||||||
 | 
						out_be32(&memctl->memc_or2, 0xFE000A00);
 | 
				
			||||||
 | 
						out_be32(&memctl->memc_br2, 0x01000081);
 | 
				
			||||||
 | 
						out_be32(&memctl->memc_or3, 0xFD000A00);
 | 
				
			||||||
 | 
						out_be32(&memctl->memc_br3, 0x02000081);
 | 
				
			||||||
 | 
						out_be32(&memctl->memc_or6, 0xFC000A00);
 | 
				
			||||||
 | 
						out_be32(&memctl->memc_br6, 0x03000081);
 | 
				
			||||||
 | 
						udelay(10000);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
						return (4 * 16 * 1024 * 1024);
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
/* ------------------------------------------------------------------------- */
 | 
					int misc_init_r(void)
 | 
				
			||||||
 | 
					 | 
				
			||||||
/*
 | 
					 | 
				
			||||||
 * Check memory range for valid RAM. A simple memory test determines
 | 
					 | 
				
			||||||
 * the actually available RAM size between addresses `base' and
 | 
					 | 
				
			||||||
 * `base + maxsize'. Some (not all) hardware errors are detected:
 | 
					 | 
				
			||||||
 * - short between address lines
 | 
					 | 
				
			||||||
 * - short between data lines
 | 
					 | 
				
			||||||
 */
 | 
					 | 
				
			||||||
#if 0
 | 
					 | 
				
			||||||
static long int dram_size (long int mamr_value, long int *base,
 | 
					 | 
				
			||||||
			   long int maxsize)
 | 
					 | 
				
			||||||
{
 | 
					{
 | 
				
			||||||
	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
 | 
						volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
 | 
				
			||||||
	volatile memctl8xx_t *memctl = &immap->im_memctl;
 | 
					 | 
				
			||||||
	volatile long int *addr;
 | 
					 | 
				
			||||||
	ulong cnt, val;
 | 
					 | 
				
			||||||
	ulong save[32];		/* to make test non-destructive */
 | 
					 | 
				
			||||||
	unsigned char i = 0;
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
	memctl->memc_mamr = mamr_value;
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
	for (cnt = maxsize / sizeof (long); cnt > 0; cnt >>= 1) {
 | 
					 | 
				
			||||||
		addr = base + cnt;	/* pointer arith! */
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
		save[i++] = *addr;
 | 
					 | 
				
			||||||
		*addr = ~cnt;
 | 
					 | 
				
			||||||
	}
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
	/* write 0 to base address */
 | 
					 | 
				
			||||||
	addr = base;
 | 
					 | 
				
			||||||
	save[i] = *addr;
 | 
					 | 
				
			||||||
	*addr = 0;
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
	/* check at base address */
 | 
					 | 
				
			||||||
	if ((val = *addr) != 0) {
 | 
					 | 
				
			||||||
		*addr = save[i];
 | 
					 | 
				
			||||||
		return (0);
 | 
					 | 
				
			||||||
	}
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
	for (cnt = 1; cnt <= maxsize / sizeof (long); cnt <<= 1) {
 | 
					 | 
				
			||||||
		addr = base + cnt;	/* pointer arith! */
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
		val = *addr;
 | 
					 | 
				
			||||||
		*addr = save[--i];
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
		if (val != (~cnt)) {
 | 
					 | 
				
			||||||
			return (cnt * sizeof (long));
 | 
					 | 
				
			||||||
		}
 | 
					 | 
				
			||||||
	}
 | 
					 | 
				
			||||||
	return (maxsize);
 | 
					 | 
				
			||||||
}
 | 
					 | 
				
			||||||
#endif
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
int misc_init_r (void)
 | 
					 | 
				
			||||||
{
 | 
					 | 
				
			||||||
	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
 | 
					 | 
				
			||||||
#ifdef CONFIG_IDE_LED
 | 
					#ifdef CONFIG_IDE_LED
 | 
				
			||||||
	/* Configure PA8 as output port */
 | 
						/* Configure PA8 as output port */
 | 
				
			||||||
	immap->im_ioport.iop_padir |= 0x80;
 | 
						setbits_be16(&immap->im_ioport.iop_padir, PA_8);
 | 
				
			||||||
	immap->im_ioport.iop_paodr |= 0x80;
 | 
						setbits_be16(&immap->im_ioport.iop_paodr, PA_8);
 | 
				
			||||||
	immap->im_ioport.iop_papar &= ~0x80;
 | 
						clrbits_be16(&immap->im_ioport.iop_papar, PA_8);
 | 
				
			||||||
	immap->im_ioport.iop_padat |= 0x80;	/* turn it off */
 | 
						setbits_be16(&immap->im_ioport.iop_padat, PA_8); /* turn it off */
 | 
				
			||||||
#endif
 | 
					 | 
				
			||||||
#ifdef KUP4X_USB
 | 
					 | 
				
			||||||
	usb_init_kup4x ();
 | 
					 | 
				
			||||||
#endif
 | 
					#endif
 | 
				
			||||||
	load_sernum_ethaddr();
 | 
						load_sernum_ethaddr();
 | 
				
			||||||
	setenv ("hw", "4x");
 | 
						setenv("hw", "4x");
 | 
				
			||||||
	poweron_key ();
 | 
						poweron_key();
 | 
				
			||||||
	return (0);
 | 
						return 0;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -448,7 +448,6 @@ int	flash_erase (flash_info_t *info, int s_first, int s_last)
 | 
				
			||||||
	FPWV *addr;
 | 
						FPWV *addr;
 | 
				
			||||||
	int flag, prot, sect;
 | 
						int flag, prot, sect;
 | 
				
			||||||
	ulong start, now, last;
 | 
						ulong start, now, last;
 | 
				
			||||||
	int rcode = 0;
 | 
					 | 
				
			||||||
	FUNCPTR_WR absEntry;
 | 
						FUNCPTR_WR absEntry;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	load_cmd(IN_RAM_CMD_WRITE);
 | 
						load_cmd(IN_RAM_CMD_WRITE);
 | 
				
			||||||
| 
						 | 
					@ -490,7 +489,7 @@ int	flash_erase (flash_info_t *info, int s_first, int s_last)
 | 
				
			||||||
	last  = get_timer(0);
 | 
						last  = get_timer(0);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	/* Start erase on unprotected sectors */
 | 
						/* Start erase on unprotected sectors */
 | 
				
			||||||
	for (sect = s_first; sect<=s_last && rcode == 0; sect++) {
 | 
						for (sect = s_first; sect<=s_last; sect++) {
 | 
				
			||||||
 | 
					
 | 
				
			||||||
		if (info->protect[sect] != 0)	/* protected, skip it */
 | 
							if (info->protect[sect] != 0)	/* protected, skip it */
 | 
				
			||||||
			continue;
 | 
								continue;
 | 
				
			||||||
| 
						 | 
					@ -523,7 +522,7 @@ int	flash_erase (flash_info_t *info, int s_first, int s_last)
 | 
				
			||||||
	}
 | 
						}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	printf (" done\n");
 | 
						printf (" done\n");
 | 
				
			||||||
	return rcode;
 | 
						return 0;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
/*-----------------------------------------------------------------------
 | 
					/*-----------------------------------------------------------------------
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -24,25 +24,29 @@
 | 
				
			||||||
 | 
					
 | 
				
			||||||
include $(TOPDIR)/config.mk
 | 
					include $(TOPDIR)/config.mk
 | 
				
			||||||
 | 
					
 | 
				
			||||||
LIB	= lib$(BOARD).a
 | 
					LIB	= $(obj)lib$(BOARD).a
 | 
				
			||||||
 | 
					
 | 
				
			||||||
OBJS	:= vpac270.o
 | 
					COBJS	:= vpac270.o
 | 
				
			||||||
SOBJS	:= lowlevel_init.o
 | 
					SOBJS	:= lowlevel_init.o
 | 
				
			||||||
 | 
					
 | 
				
			||||||
$(LIB):	$(OBJS) $(SOBJS)
 | 
					SRCS	:= $(SOBJS:.o=.S) $(COBJS:.o=.c)
 | 
				
			||||||
	$(AR) crv $@ $(OBJS) $(SOBJS)
 | 
					OBJS	:= $(addprefix $(obj),$(COBJS))
 | 
				
			||||||
 | 
					SOBJS	:= $(addprefix $(obj),$(SOBJS))
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					$(LIB):	$(obj).depend $(OBJS) $(SOBJS)
 | 
				
			||||||
 | 
						$(AR) $(ARFLAGS) $@ $(OBJS) $(SOBJS)
 | 
				
			||||||
 | 
					
 | 
				
			||||||
clean:
 | 
					clean:
 | 
				
			||||||
	rm -f $(SOBJS) $(OBJS)
 | 
						rm -f $(SOBJS) $(OBJS)
 | 
				
			||||||
 | 
					
 | 
				
			||||||
distclean:	clean
 | 
					distclean:	clean
 | 
				
			||||||
	rm -f $(LIB) core *.bak .depend
 | 
						rm -f $(LIB) core *.bak $(obj).depend
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#########################################################################
 | 
					#########################################################################
 | 
				
			||||||
 | 
					
 | 
				
			||||||
.depend:	Makefile $(SOBJS:.o=.S) $(OBJS:.o=.c)
 | 
					# defines $(obj).depend target
 | 
				
			||||||
		$(CC) -M $(CPPFLAGS) $(SOBJS:.o=.S) $(OBJS:.o=.c) > $@
 | 
					include $(SRCTREE)/rules.mk
 | 
				
			||||||
 | 
					
 | 
				
			||||||
-include .depend
 | 
					sinclude $(obj).depend
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#########################################################################
 | 
					#########################################################################
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -30,6 +30,7 @@
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#include <common.h>
 | 
					#include <common.h>
 | 
				
			||||||
#include <asm/arch/hardware.h>
 | 
					#include <asm/arch/hardware.h>
 | 
				
			||||||
 | 
					#include <netdev.h>
 | 
				
			||||||
 | 
					
 | 
				
			||||||
DECLARE_GLOBAL_DATA_PTR;
 | 
					DECLARE_GLOBAL_DATA_PTR;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -160,7 +160,7 @@ TOP860		powerpc	mpc8xx		top860		emk
 | 
				
			||||||
kmsupx4		powerpc	mpc8xx		km8xx		keymile
 | 
					kmsupx4		powerpc	mpc8xx		km8xx		keymile
 | 
				
			||||||
mgsuvd		powerpc	mpc8xx		km8xx		keymile
 | 
					mgsuvd		powerpc	mpc8xx		km8xx		keymile
 | 
				
			||||||
KUP4K		powerpc	mpc8xx		kup4k		kup
 | 
					KUP4K		powerpc	mpc8xx		kup4k		kup
 | 
				
			||||||
KUP4X		powerpc	mpc8xx		kup4k		kup
 | 
					KUP4X		powerpc	mpc8xx		kup4x		kup
 | 
				
			||||||
ELPT860		powerpc	mpc8xx		elpt860		LEOX
 | 
					ELPT860		powerpc	mpc8xx		elpt860		LEOX
 | 
				
			||||||
CCM		powerpc	mpc8xx		-		siemens
 | 
					CCM		powerpc	mpc8xx		-		siemens
 | 
				
			||||||
IAD210		powerpc	mpc8xx		-		siemens
 | 
					IAD210		powerpc	mpc8xx		-		siemens
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -272,7 +272,8 @@ int ambapp_init_reloc(void)
 | 
				
			||||||
	return 0;
 | 
						return 0;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
U_BOOT_CMD(ambapp, 1, 1, do_ambapp_print,
 | 
					U_BOOT_CMD(
 | 
				
			||||||
 | 
						ambapp, 1, 1, do_ambapp_print,
 | 
				
			||||||
	"list AMBA Plug&Play information",
 | 
						"list AMBA Plug&Play information",
 | 
				
			||||||
	"ambapp\n"
 | 
						"ambapp\n"
 | 
				
			||||||
	"    - lists AMBA (AHB & APB) Plug&Play devices present on the system"
 | 
						"    - lists AMBA (AHB & APB) Plug&Play devices present on the system"
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -167,7 +167,8 @@ int do_bootldr(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
 | 
				
			||||||
	return 0;
 | 
						return 0;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
U_BOOT_CMD(bootldr, 2, 0, do_bootldr,
 | 
					U_BOOT_CMD(
 | 
				
			||||||
 | 
						bootldr, 2, 0, do_bootldr,
 | 
				
			||||||
	"boot ldr image from memory",
 | 
						"boot ldr image from memory",
 | 
				
			||||||
	"[addr]\n"
 | 
						"[addr]\n"
 | 
				
			||||||
	""
 | 
						""
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -333,6 +333,9 @@ static int bootm_load_os(image_info_t os, ulong *load_end, int boot_progress)
 | 
				
			||||||
	ulong image_start = os.image_start;
 | 
						ulong image_start = os.image_start;
 | 
				
			||||||
	ulong image_len = os.image_len;
 | 
						ulong image_len = os.image_len;
 | 
				
			||||||
	uint unc_len = CONFIG_SYS_BOOTM_LEN;
 | 
						uint unc_len = CONFIG_SYS_BOOTM_LEN;
 | 
				
			||||||
 | 
					#if defined(CONFIG_LZMA) || defined(CONFIG_LZO)
 | 
				
			||||||
 | 
						int ret;
 | 
				
			||||||
 | 
					#endif /* defined(CONFIG_LZMA) || defined(CONFIG_LZO) */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	const char *type_name = genimg_get_type_name (os.type);
 | 
						const char *type_name = genimg_get_type_name (os.type);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					@ -390,7 +393,7 @@ static int bootm_load_os(image_info_t os, ulong *load_end, int boot_progress)
 | 
				
			||||||
		SizeT lzma_len = unc_len;
 | 
							SizeT lzma_len = unc_len;
 | 
				
			||||||
		printf ("   Uncompressing %s ... ", type_name);
 | 
							printf ("   Uncompressing %s ... ", type_name);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
		int ret = lzmaBuffToBuffDecompress(
 | 
							ret = lzmaBuffToBuffDecompress(
 | 
				
			||||||
			(unsigned char *)load, &lzma_len,
 | 
								(unsigned char *)load, &lzma_len,
 | 
				
			||||||
			(unsigned char *)image_start, image_len);
 | 
								(unsigned char *)image_start, image_len);
 | 
				
			||||||
		unc_len = lzma_len;
 | 
							unc_len = lzma_len;
 | 
				
			||||||
| 
						 | 
					@ -408,7 +411,7 @@ static int bootm_load_os(image_info_t os, ulong *load_end, int boot_progress)
 | 
				
			||||||
	case IH_COMP_LZO:
 | 
						case IH_COMP_LZO:
 | 
				
			||||||
		printf ("   Uncompressing %s ... ", type_name);
 | 
							printf ("   Uncompressing %s ... ", type_name);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
		int ret = lzop_decompress((const unsigned char *)image_start,
 | 
							ret = lzop_decompress((const unsigned char *)image_start,
 | 
				
			||||||
					  image_len, (unsigned char *)load,
 | 
										  image_len, (unsigned char *)load,
 | 
				
			||||||
					  &unc_len);
 | 
										  &unc_len);
 | 
				
			||||||
		if (ret != LZO_E_OK) {
 | 
							if (ret != LZO_E_OK) {
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -53,7 +53,8 @@ int do_cplbinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
 | 
				
			||||||
	return 0;
 | 
						return 0;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
U_BOOT_CMD(cplbinfo, 1, 0, do_cplbinfo,
 | 
					U_BOOT_CMD(
 | 
				
			||||||
 | 
						cplbinfo, 1, 0, do_cplbinfo,
 | 
				
			||||||
	"display current CPLB tables",
 | 
						"display current CPLB tables",
 | 
				
			||||||
	""
 | 
						""
 | 
				
			||||||
);
 | 
					);
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -199,14 +199,14 @@ int do_cramfs_ls(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
 | 
				
			||||||
/***************************************************/
 | 
					/***************************************************/
 | 
				
			||||||
U_BOOT_CMD(
 | 
					U_BOOT_CMD(
 | 
				
			||||||
	cramfsload,	3,	0,	do_cramfs_load,
 | 
						cramfsload,	3,	0,	do_cramfs_load,
 | 
				
			||||||
	"cramfsload\t- load binary file from a filesystem image",
 | 
						"load binary file from a filesystem image",
 | 
				
			||||||
	"[ off ] [ filename ]\n"
 | 
						"[ off ] [ filename ]\n"
 | 
				
			||||||
	"    - load binary file from address 'cramfsaddr'\n"
 | 
						"    - load binary file from address 'cramfsaddr'\n"
 | 
				
			||||||
	"      with offset 'off'\n"
 | 
						"      with offset 'off'\n"
 | 
				
			||||||
);
 | 
					);
 | 
				
			||||||
U_BOOT_CMD(
 | 
					U_BOOT_CMD(
 | 
				
			||||||
	cramfsls,	2,	1,	do_cramfs_ls,
 | 
						cramfsls,	2,	1,	do_cramfs_ls,
 | 
				
			||||||
	"cramfsls\t- list files in a directory (default /)",
 | 
						"list files in a directory (default /)",
 | 
				
			||||||
	"[ directory ]\n"
 | 
						"[ directory ]\n"
 | 
				
			||||||
	"    - list files in a directory.\n"
 | 
						"    - list files in a directory.\n"
 | 
				
			||||||
);
 | 
					);
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -41,8 +41,7 @@ int do_dataflash_mmc_mux (cmd_tbl_t *cmdtp, int flag, int argc, char * const arg
 | 
				
			||||||
			AT91F_GetMuxStatus () ? "MMC" : "SPI");
 | 
								AT91F_GetMuxStatus () ? "MMC" : "SPI");
 | 
				
			||||||
		return 0;
 | 
							return 0;
 | 
				
			||||||
	default:
 | 
						default:
 | 
				
			||||||
		printf ("Usage:\n%s\n", cmdtp->usage);
 | 
							return cmd_usage(cmdtp);
 | 
				
			||||||
		return 1;
 | 
					 | 
				
			||||||
	}
 | 
						}
 | 
				
			||||||
	return 0;
 | 
						return 0;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
| 
						 | 
					@ -59,7 +58,7 @@ static int mmc_nspi (const char *s)
 | 
				
			||||||
 | 
					
 | 
				
			||||||
U_BOOT_CMD(
 | 
					U_BOOT_CMD(
 | 
				
			||||||
	dataflash_mmc_mux, 2, 1, do_dataflash_mmc_mux,
 | 
						dataflash_mmc_mux, 2, 1, do_dataflash_mmc_mux,
 | 
				
			||||||
	"dataflash_mmc_mux\t- enable or disable MMC or SPI\n",
 | 
						"enable or disable MMC or SPI\n",
 | 
				
			||||||
	"[mmc, spi]\n"
 | 
						"[mmc, spi]\n"
 | 
				
			||||||
	"    - enable or disable MMC or SPI"
 | 
						"    - enable or disable MMC or SPI"
 | 
				
			||||||
);
 | 
					);
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -49,7 +49,8 @@ int do_license(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
 | 
				
			||||||
	return 0;
 | 
						return 0;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
U_BOOT_CMD(license, 1, 1, do_license,
 | 
					U_BOOT_CMD(
 | 
				
			||||||
 | 
						license, 1, 1, do_license,
 | 
				
			||||||
	"print GPL license text",
 | 
						"print GPL license text",
 | 
				
			||||||
	""
 | 
						""
 | 
				
			||||||
);
 | 
					);
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -54,15 +54,14 @@ int do_mg_disk_cmd (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
 | 
				
			||||||
			return 1;
 | 
								return 1;
 | 
				
			||||||
		break;
 | 
							break;
 | 
				
			||||||
	default:
 | 
						default:
 | 
				
			||||||
		printf("Usage:\n%s\n", cmdtp->usage);
 | 
							return cmd_usage(cmdtp);
 | 
				
			||||||
		return 1;
 | 
					 | 
				
			||||||
	}
 | 
						}
 | 
				
			||||||
	return 0;
 | 
						return 0;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
U_BOOT_CMD(
 | 
					U_BOOT_CMD(
 | 
				
			||||||
	mgd,	5,	0,	do_mg_disk_cmd,
 | 
						mgd,	5,	0,	do_mg_disk_cmd,
 | 
				
			||||||
	"mgd     - mgine m[g]flash command\n",
 | 
						"mgine m[g]flash command\n",
 | 
				
			||||||
	": mgine mflash IO mode (disk) command\n"
 | 
						": mgine mflash IO mode (disk) command\n"
 | 
				
			||||||
	"    - initialize : mgd init\n"
 | 
						"    - initialize : mgd init\n"
 | 
				
			||||||
	"    - random read : mgd read [from] [to] [size]\n"
 | 
						"    - random read : mgd read [from] [to] [size]\n"
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -130,8 +130,11 @@ int do_mmcinfo (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
 | 
				
			||||||
	return 0;
 | 
						return 0;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
U_BOOT_CMD(mmcinfo, 2, 0, do_mmcinfo,
 | 
					U_BOOT_CMD(
 | 
				
			||||||
	"mmcinfo <dev num>-- display MMC info",
 | 
						mmcinfo, 2, 0, do_mmcinfo,
 | 
				
			||||||
 | 
						"display MMC info",
 | 
				
			||||||
 | 
						"<dev num>\n
 | 
				
			||||||
 | 
					        "    - device number of the device to dislay info of\n"
 | 
				
			||||||
	""
 | 
						""
 | 
				
			||||||
);
 | 
					);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -579,7 +579,8 @@ usage:
 | 
				
			||||||
	return cmd_usage(cmdtp);
 | 
						return cmd_usage(cmdtp);
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
U_BOOT_CMD(nand, CONFIG_SYS_MAXARGS, 1, do_nand,
 | 
					U_BOOT_CMD(
 | 
				
			||||||
 | 
						nand, CONFIG_SYS_MAXARGS, 1, do_nand,
 | 
				
			||||||
	"NAND sub-system",
 | 
						"NAND sub-system",
 | 
				
			||||||
	"info - show available NAND devices\n"
 | 
						"info - show available NAND devices\n"
 | 
				
			||||||
	"nand device [dev] - show or set current device\n"
 | 
						"nand device [dev] - show or set current device\n"
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -557,13 +557,19 @@ int getenv_f(char *name, char *buf, unsigned len)
 | 
				
			||||||
		}
 | 
							}
 | 
				
			||||||
		if ((val=envmatch((uchar *)name, i)) < 0)
 | 
							if ((val=envmatch((uchar *)name, i)) < 0)
 | 
				
			||||||
			continue;
 | 
								continue;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
		/* found; copy out */
 | 
							/* found; copy out */
 | 
				
			||||||
		n = 0;
 | 
							for (n=0; n<len; ++n, ++buf) {
 | 
				
			||||||
		while ((len > n++) && (*buf++ = env_get_char(val++)) != '\0')
 | 
								if ((*buf = env_get_char(val++)) == '\0')
 | 
				
			||||||
			;
 | 
									return n;
 | 
				
			||||||
		if (len == n)
 | 
							}
 | 
				
			||||||
			*buf = '\0';
 | 
					
 | 
				
			||||||
		return (n);
 | 
							if (n)
 | 
				
			||||||
 | 
								*--buf = '\0';
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
							printf("env_buf too small [%d]\n", len);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
							return n;
 | 
				
			||||||
	}
 | 
						}
 | 
				
			||||||
	return (-1);
 | 
						return (-1);
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -223,7 +223,8 @@ int do_otp(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
 | 
				
			||||||
	return ret;
 | 
						return ret;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
U_BOOT_CMD(otp, 7, 0, do_otp,
 | 
					U_BOOT_CMD(
 | 
				
			||||||
 | 
						otp, 7, 0, do_otp,
 | 
				
			||||||
	"One-Time-Programmable sub-system",
 | 
						"One-Time-Programmable sub-system",
 | 
				
			||||||
	"read <addr> <page> [count] [half]\n"
 | 
						"read <addr> <page> [count] [half]\n"
 | 
				
			||||||
	" - read 'count' half-pages starting at 'page' (offset 'half') to 'addr'\n"
 | 
						" - read 'count' half-pages starting at 'page' (offset 'half') to 'addr'\n"
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -30,7 +30,8 @@ int do_spibootldr(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
 | 
				
			||||||
	return bfrom_SpiBoot(addr, BFLAG_PERIPHERAL | 4, 0, NULL);
 | 
						return bfrom_SpiBoot(addr, BFLAG_PERIPHERAL | 4, 0, NULL);
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
U_BOOT_CMD(spibootldr, 2, 0, do_spibootldr,
 | 
					U_BOOT_CMD(
 | 
				
			||||||
 | 
						spibootldr, 2, 0, do_spibootldr,
 | 
				
			||||||
	"boot ldr image from spi",
 | 
						"boot ldr image from spi",
 | 
				
			||||||
	"[offset]\n"
 | 
						"[offset]\n"
 | 
				
			||||||
	"    - boot ldr image stored at offset into spi\n");
 | 
						"    - boot ldr image stored at offset into spi\n");
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -38,7 +38,8 @@ int do_strings(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
 | 
				
			||||||
	return 0;
 | 
						return 0;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
U_BOOT_CMD(strings, 3, 1, do_strings,
 | 
					U_BOOT_CMD(
 | 
				
			||||||
 | 
						strings, 3, 1, do_strings,
 | 
				
			||||||
	"display strings",
 | 
						"display strings",
 | 
				
			||||||
	"<addr> [byte count]\n"
 | 
						"<addr> [byte count]\n"
 | 
				
			||||||
	"    - display strings at <addr> for at least [byte count] or first double NUL"
 | 
						"    - display strings at <addr> for at least [byte count] or first double NUL"
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -598,7 +598,8 @@ static int do_ubi(cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
 | 
				
			||||||
	return -1;
 | 
						return -1;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
U_BOOT_CMD(ubi, 6, 1, do_ubi,
 | 
					U_BOOT_CMD(
 | 
				
			||||||
 | 
						ubi, 6, 1, do_ubi,
 | 
				
			||||||
	"ubi commands",
 | 
						"ubi commands",
 | 
				
			||||||
	"part [part] [offset]\n"
 | 
						"part [part] [offset]\n"
 | 
				
			||||||
		" - Show or set current partition (with optional VID"
 | 
							" - Show or set current partition (with optional VID"
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -131,13 +131,15 @@ U_BOOT_CMD(
 | 
				
			||||||
	"    - mount 'volume-name' volume"
 | 
						"    - mount 'volume-name' volume"
 | 
				
			||||||
);
 | 
					);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
U_BOOT_CMD(ubifsls, 2, 0, do_ubifs_ls,
 | 
					U_BOOT_CMD(
 | 
				
			||||||
 | 
						ubifsls, 2, 0, do_ubifs_ls,
 | 
				
			||||||
	"list files in a directory",
 | 
						"list files in a directory",
 | 
				
			||||||
	"[directory]\n"
 | 
						"[directory]\n"
 | 
				
			||||||
	"    - list files in a 'directory' (default '/')"
 | 
						"    - list files in a 'directory' (default '/')"
 | 
				
			||||||
);
 | 
					);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
U_BOOT_CMD(ubifsload, 4, 0, do_ubifs_load,
 | 
					U_BOOT_CMD(
 | 
				
			||||||
 | 
						ubifsload, 4, 0, do_ubifs_load,
 | 
				
			||||||
	"load file from an UBIFS filesystem",
 | 
						"load file from an UBIFS filesystem",
 | 
				
			||||||
	"<addr> <filename> [bytes]\n"
 | 
						"<addr> <filename> [bytes]\n"
 | 
				
			||||||
	"    - load file 'filename' to address 'addr'"
 | 
						"    - load file 'filename' to address 'addr'"
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -262,7 +262,8 @@ do_imgextract(cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
 | 
				
			||||||
	return 0;
 | 
						return 0;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
U_BOOT_CMD(imxtract, 4, 1, do_imgextract,
 | 
					U_BOOT_CMD(
 | 
				
			||||||
 | 
						imxtract, 4, 1, do_imgextract,
 | 
				
			||||||
	"extract a part of a multi-image",
 | 
						"extract a part of a multi-image",
 | 
				
			||||||
	"addr part [dest]\n"
 | 
						"addr part [dest]\n"
 | 
				
			||||||
	"    - extract <part> from legacy image at <addr> and copy to <dest>"
 | 
						"    - extract <part> from legacy image at <addr> and copy to <dest>"
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -498,11 +498,12 @@ int fdt_resize(void *blob)
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	/*
 | 
						/*
 | 
				
			||||||
	 * Calculate the actual size of the fdt
 | 
						 * Calculate the actual size of the fdt
 | 
				
			||||||
	 * plus the size needed for two fdt_add_mem_rsv, one
 | 
						 * plus the size needed for 5 fdt_add_mem_rsv, one
 | 
				
			||||||
	 * for the fdt itself and one for a possible initrd
 | 
						 * for the fdt itself and 4 for a possible initrd
 | 
				
			||||||
 | 
						 * ((initrd-start + initrd-end) * 2 (name & value))
 | 
				
			||||||
	 */
 | 
						 */
 | 
				
			||||||
	actualsize = fdt_off_dt_strings(blob) +
 | 
						actualsize = fdt_off_dt_strings(blob) +
 | 
				
			||||||
		fdt_size_dt_strings(blob) + 2*sizeof(struct fdt_reserve_entry);
 | 
							fdt_size_dt_strings(blob) + 5 * sizeof(struct fdt_reserve_entry);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	/* Make it so the fdt ends on a page boundary */
 | 
						/* Make it so the fdt ends on a page boundary */
 | 
				
			||||||
	actualsize = ALIGN(actualsize + ((uint)blob & 0xfff), 0x1000);
 | 
						actualsize = ALIGN(actualsize + ((uint)blob & 0xfff), 0x1000);
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -43,15 +43,18 @@ extern flash_info_t  flash_info[]; /* info for FLASH chips */
 | 
				
			||||||
void
 | 
					void
 | 
				
			||||||
flash_protect (int flag, ulong from, ulong to, flash_info_t *info)
 | 
					flash_protect (int flag, ulong from, ulong to, flash_info_t *info)
 | 
				
			||||||
{
 | 
					{
 | 
				
			||||||
	ulong b_end = info->start[0] + info->size - 1;	/* bank end address */
 | 
						ulong b_end;
 | 
				
			||||||
	short s_end = info->sector_count - 1;	/* index of last sector */
 | 
						short s_end;
 | 
				
			||||||
	int i;
 | 
						int i;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	/* Do nothing if input data is bad. */
 | 
						/* Do nothing if input data is bad. */
 | 
				
			||||||
	if (info->sector_count == 0 || info->size == 0 || to < from) {
 | 
						if (!info || info->sector_count == 0 || info->size == 0 || to < from) {
 | 
				
			||||||
		return;
 | 
							return;
 | 
				
			||||||
	}
 | 
						}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
						s_end = info->sector_count - 1;	/* index of last sector */
 | 
				
			||||||
 | 
						b_end = info->start[0] + info->size - 1;	/* bank end address */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	debug ("flash_protect %s: from 0x%08lX to 0x%08lX\n",
 | 
						debug ("flash_protect %s: from 0x%08lX to 0x%08lX\n",
 | 
				
			||||||
		(flag & FLAG_PROTECT_SET) ? "ON" :
 | 
							(flag & FLAG_PROTECT_SET) ? "ON" :
 | 
				
			||||||
			(flag & FLAG_PROTECT_CLEAR) ? "OFF" : "???",
 | 
								(flag & FLAG_PROTECT_CLEAR) ? "OFF" : "???",
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -1184,6 +1184,7 @@ static int fit_check_fdt (const void *fit, int fdt_noffset, int verify)
 | 
				
			||||||
 *      0 - success
 | 
					 *      0 - success
 | 
				
			||||||
 *      1 - failure
 | 
					 *      1 - failure
 | 
				
			||||||
 */
 | 
					 */
 | 
				
			||||||
 | 
					#if defined(CONFIG_SYS_BOOTMAPSZ)
 | 
				
			||||||
int boot_relocate_fdt (struct lmb *lmb, ulong bootmap_base,
 | 
					int boot_relocate_fdt (struct lmb *lmb, ulong bootmap_base,
 | 
				
			||||||
		char **of_flat_tree, ulong *of_size)
 | 
							char **of_flat_tree, ulong *of_size)
 | 
				
			||||||
{
 | 
					{
 | 
				
			||||||
| 
						 | 
					@ -1263,6 +1264,7 @@ int boot_relocate_fdt (struct lmb *lmb, ulong bootmap_base,
 | 
				
			||||||
error:
 | 
					error:
 | 
				
			||||||
	return 1;
 | 
						return 1;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					#endif /* CONFIG_SYS_BOOTMAPSZ */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
/**
 | 
					/**
 | 
				
			||||||
 * boot_get_fdt - main fdt handling routine
 | 
					 * boot_get_fdt - main fdt handling routine
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -643,12 +643,10 @@ static void cread_print_hist_list(void)
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define ERASE_TO_EOL() {				\
 | 
					#define ERASE_TO_EOL() {				\
 | 
				
			||||||
	if (num < eol_num) {				\
 | 
						if (num < eol_num) {				\
 | 
				
			||||||
		int tmp;				\
 | 
							printf("%*s", (int)(eol_num - num), ""); \
 | 
				
			||||||
		for (tmp = num; tmp < eol_num; tmp++)	\
 | 
							do {					\
 | 
				
			||||||
			getcmd_putch(' ');		\
 | 
					 | 
				
			||||||
		while (tmp-- > num)			\
 | 
					 | 
				
			||||||
			getcmd_putch(CTL_BACKSPACE);	\
 | 
								getcmd_putch(CTL_BACKSPACE);	\
 | 
				
			||||||
		eol_num = num;				\
 | 
							} while (--eol_num > num);		\
 | 
				
			||||||
	}						\
 | 
						}						\
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
							
								
								
									
										10
									
								
								config.mk
								
								
								
								
							
							
						
						
									
										10
									
								
								config.mk
								
								
								
								
							| 
						 | 
					@ -68,13 +68,13 @@ ifeq ($(HOSTOS),darwin)
 | 
				
			||||||
DARWIN_MAJOR_VERSION	= $(shell sw_vers -productVersion | cut -f 1 -d '.')
 | 
					DARWIN_MAJOR_VERSION	= $(shell sw_vers -productVersion | cut -f 1 -d '.')
 | 
				
			||||||
DARWIN_MINOR_VERSION	= $(shell sw_vers -productVersion | cut -f 2 -d '.')
 | 
					DARWIN_MINOR_VERSION	= $(shell sw_vers -productVersion | cut -f 2 -d '.')
 | 
				
			||||||
 | 
					
 | 
				
			||||||
before-snow-leopard	= $(shell if [ $(DARWIN_MAJOR_VERSION) -le 10 -a \
 | 
					os_x_before	= $(shell if [ $(DARWIN_MAJOR_VERSION) -le $(1) -a \
 | 
				
			||||||
	$(DARWIN_MINOR_VERSION) -le 5 ] ; then echo "$(1)"; else echo "$(2)"; fi ;)
 | 
						$(DARWIN_MINOR_VERSION) -le $(2) ] ; then echo "$(3)"; else echo "$(4)"; fi ;)
 | 
				
			||||||
 | 
					
 | 
				
			||||||
# Snow Leopards build environment has no longer restrictions as described above
 | 
					# Snow Leopards build environment has no longer restrictions as described above
 | 
				
			||||||
HOSTCC		 = $(call before-snow-leopard, "cc", "gcc")
 | 
					HOSTCC		 = $(call os_x_before, 10, 5, "cc", "gcc")
 | 
				
			||||||
HOSTCFLAGS	+= $(call before-snow-leopard, "-traditional-cpp")
 | 
					HOSTCFLAGS	+= $(call os_x_before, 10, 4, "-traditional-cpp")
 | 
				
			||||||
HOSTLDFLAGS	+= $(call before-snow-leopard, "-multiply_defined suppress")
 | 
					HOSTLDFLAGS	+= $(call os_x_before, 10, 5, "-multiply_defined suppress")
 | 
				
			||||||
else
 | 
					else
 | 
				
			||||||
HOSTCC		= gcc
 | 
					HOSTCC		= gcc
 | 
				
			||||||
endif
 | 
					endif
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -0,0 +1,118 @@
 | 
				
			||||||
 | 
					.TH MKIMAGE 1 "2010-05-16"
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.SH NAME
 | 
				
			||||||
 | 
					mkimage \- Generate image for U-Boot
 | 
				
			||||||
 | 
					.SH SYNOPSIS
 | 
				
			||||||
 | 
					.B mkimage
 | 
				
			||||||
 | 
					.RB [\fIoptions\fP]
 | 
				
			||||||
 | 
					.SH "DESCRIPTION"
 | 
				
			||||||
 | 
					The
 | 
				
			||||||
 | 
					.B mkimage
 | 
				
			||||||
 | 
					command is used to create images for use with the U-Boot boot loader.
 | 
				
			||||||
 | 
					Thes eimages can contain the linux kernel, device tree blob, root file
 | 
				
			||||||
 | 
					system image, firmware images etc., either separate or combined.
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.B mkimage
 | 
				
			||||||
 | 
					supports two different formats:
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					The old,
 | 
				
			||||||
 | 
					.I legacy image
 | 
				
			||||||
 | 
					format concatenates the individual parts (for example, kernel image,
 | 
				
			||||||
 | 
					device tree blob and ramdisk image) and adds a 64 bytes header
 | 
				
			||||||
 | 
					containing information about target architecture, operating system,
 | 
				
			||||||
 | 
					image type, compression method, entry points, time stamp, checksums,
 | 
				
			||||||
 | 
					etc.
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					The new,
 | 
				
			||||||
 | 
					.I FIT (Flattened Image Tree) format
 | 
				
			||||||
 | 
					allows for more flexibility in handling images of various and also
 | 
				
			||||||
 | 
					enhances integrity protection of images with stronger checksums.
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.SH "OPTIONS"
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.B List image information:
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.TP
 | 
				
			||||||
 | 
					.BI "\-l [" "uimage file name" "]"
 | 
				
			||||||
 | 
					mkimage lists the information contained in the header of an existing U-Boot image.
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.P
 | 
				
			||||||
 | 
					.B Create old legacy image:
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.TP
 | 
				
			||||||
 | 
					.BI "\-A [" "architecture" "]"
 | 
				
			||||||
 | 
					Set architecture. Pass -h as the architecture to see the list of supported architectures.
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.TP
 | 
				
			||||||
 | 
					.BI "\-O [" "os" "]"
 | 
				
			||||||
 | 
					Set operating system. bootm command of u-boot changes boot method by os type.
 | 
				
			||||||
 | 
					Pass -h as the OS to see the list of supported OS.
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.TP
 | 
				
			||||||
 | 
					.BI "\-T [" "image type" "]"
 | 
				
			||||||
 | 
					Set image type.
 | 
				
			||||||
 | 
					Pass -h as the image to see the list of supported image type.
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.TP
 | 
				
			||||||
 | 
					.BI "\-C [" "compression type" "]"
 | 
				
			||||||
 | 
					Set compression type.
 | 
				
			||||||
 | 
					Pass -h as the compression to see the list of supported compression type.
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.TP
 | 
				
			||||||
 | 
					.BI "\-a [" "load addess" "]"
 | 
				
			||||||
 | 
					Set load address with a hex number.
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.TP
 | 
				
			||||||
 | 
					.BI "\-e [" "entry point" "]"
 | 
				
			||||||
 | 
					Set entry point with a hex number.
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.TP
 | 
				
			||||||
 | 
					.BI "\-n [" "image name" "]"
 | 
				
			||||||
 | 
					Set image name to 'image name'.
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.TP
 | 
				
			||||||
 | 
					.BI "\-d [" "image data file" "]"
 | 
				
			||||||
 | 
					Use image data from 'image data file'.
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.TP
 | 
				
			||||||
 | 
					.BI "\-x"
 | 
				
			||||||
 | 
					Set XIP (execute in place) flag.
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.P
 | 
				
			||||||
 | 
					.B Create FIT image:
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.TP
 | 
				
			||||||
 | 
					.BI "\-D "dtc option"
 | 
				
			||||||
 | 
					Provide special options to the device tree compiler that is used to
 | 
				
			||||||
 | 
					create the image.
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.TP
 | 
				
			||||||
 | 
					.BI "\-f "fit-image.its"
 | 
				
			||||||
 | 
					Image tree source fine that descbres the structure and contents of the
 | 
				
			||||||
 | 
					FIT image.
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.SH EXMAPLES
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					List image information:
 | 
				
			||||||
 | 
					.nf
 | 
				
			||||||
 | 
					.B mkimage -l uImage
 | 
				
			||||||
 | 
					.fi
 | 
				
			||||||
 | 
					.P
 | 
				
			||||||
 | 
					Create legacy image with compressed PowerPC Linux kernel:
 | 
				
			||||||
 | 
					.nf
 | 
				
			||||||
 | 
					.B mkimage -A powerpc -O linux -T kernel -C gzip \\\\
 | 
				
			||||||
 | 
					.br
 | 
				
			||||||
 | 
					.B -a 0 -e 0 -n Linux -d vmlinux.gz uImage
 | 
				
			||||||
 | 
					.fi
 | 
				
			||||||
 | 
					.P
 | 
				
			||||||
 | 
					Create FIT image with compressed PowerPC Linux kernel:
 | 
				
			||||||
 | 
					.nf
 | 
				
			||||||
 | 
					.B mkimage -f kernel.its kernel.itb
 | 
				
			||||||
 | 
					.fi
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					.SH HOMEPAGE
 | 
				
			||||||
 | 
					http://www.denx.de/wiki/U-Boot/WebHome
 | 
				
			||||||
 | 
					.PP
 | 
				
			||||||
 | 
					.SH AUTHOR
 | 
				
			||||||
 | 
					This manual page was written by Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
 | 
				
			||||||
 | 
					and Wolfgang Denk <wd@denx.de>
 | 
				
			||||||
| 
						 | 
					@ -364,7 +364,7 @@ static int ext2fs_read_block (ext2fs_node_t node, int fileblock) {
 | 
				
			||||||
			indir2_size = blksz;
 | 
								indir2_size = blksz;
 | 
				
			||||||
		}
 | 
							}
 | 
				
			||||||
		if ((__le32_to_cpu (indir1_block[rblock / perblock]) <<
 | 
							if ((__le32_to_cpu (indir1_block[rblock / perblock]) <<
 | 
				
			||||||
		     log2_blksz) != indir1_blkno) {
 | 
							     log2_blksz) != indir2_blkno) {
 | 
				
			||||||
			status = ext2fs_devread (__le32_to_cpu(indir1_block[rblock / perblock]) << log2_blksz,
 | 
								status = ext2fs_devread (__le32_to_cpu(indir1_block[rblock / perblock]) << log2_blksz,
 | 
				
			||||||
						 0, blksz,
 | 
											 0, blksz,
 | 
				
			||||||
						 (char *) indir2_block);
 | 
											 (char *) indir2_block);
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -1,5 +1,5 @@
 | 
				
			||||||
/*
 | 
					/*
 | 
				
			||||||
 * (C) Copyright 2000-2005
 | 
					  * (C) Copyright 2000-2010
 | 
				
			||||||
 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
 | 
					 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
 | 
				
			||||||
 * Klaus Heydeck, Kieback & Peter GmbH & Co KG, heydeck@kieback-peter.de
 | 
					 * Klaus Heydeck, Kieback & Peter GmbH & Co KG, heydeck@kieback-peter.de
 | 
				
			||||||
 *
 | 
					 *
 | 
				
			||||||
| 
						 | 
					@ -42,40 +42,40 @@
 | 
				
			||||||
#undef	CONFIG_8xx_CONS_SMC2
 | 
					#undef	CONFIG_8xx_CONS_SMC2
 | 
				
			||||||
#undef	CONFIG_8xx_CONS_NONE
 | 
					#undef	CONFIG_8xx_CONS_NONE
 | 
				
			||||||
#define CONFIG_BAUDRATE		115200	/* console baudrate		*/
 | 
					#define CONFIG_BAUDRATE		115200	/* console baudrate		*/
 | 
				
			||||||
#if 0
 | 
					 | 
				
			||||||
#define CONFIG_BOOTDELAY	-1	/* autoboot disabled		*/
 | 
					 | 
				
			||||||
#else
 | 
					 | 
				
			||||||
#define CONFIG_BOOTDELAY	1	/* autoboot after 1 second	*/
 | 
					#define CONFIG_BOOTDELAY	1	/* autoboot after 1 second	*/
 | 
				
			||||||
#endif
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define CONFIG_BOARD_TYPES	1	/* support board types		*/
 | 
					#define CONFIG_BOARD_TYPES	1	/* support board types		*/
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					 | 
				
			||||||
#undef	CONFIG_BOOTARGS
 | 
					#undef	CONFIG_BOOTARGS
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					 | 
				
			||||||
#define CONFIG_EXTRA_ENV_SETTINGS						\
 | 
					#define CONFIG_EXTRA_ENV_SETTINGS						\
 | 
				
			||||||
"slot_a_boot=setenv bootargs root=/dev/hda2 ip=off;"				\
 | 
					"slot_a_boot=setenv bootargs root=/dev/sda2 ip=off;"				\
 | 
				
			||||||
 "run addhw; diskboot 200000 0:1; bootm 200000\0"				\
 | 
					 "run addhw; mw.b 400000 00 80; diskboot 400000 0:1; bootm 400000\0"            \
 | 
				
			||||||
"slot_b_boot=setenv bootargs root=/dev/hda2 ip=off;"				\
 | 
					"slot_b_boot=setenv bootargs root=/dev/sda2 ip=off;"				\
 | 
				
			||||||
 "run addhw; diskboot 200000 2:1; bootm 200000\0"				\
 | 
					 "run addhw; mw.b 400000 00 80; diskboot 400000 2:1; bootm 400000\0"            \
 | 
				
			||||||
"nfs_boot=dhcp; run nfsargs addip addhw; bootm 200000\0"			\
 | 
					"nfs_boot=mw.b 400000 00 80; dhcp; run nfsargs addip addhw; bootm 400000\0"	\
 | 
				
			||||||
 | 
					"fat_boot=mw.b 400000 00 80; fatload ide 2:1 400000 st.bin; run addhw;		\
 | 
				
			||||||
 | 
					 bootm 400000 \0"								\
 | 
				
			||||||
"panic_boot=echo No Bootdevice !!! reset\0"					\
 | 
					"panic_boot=echo No Bootdevice !!! reset\0"					\
 | 
				
			||||||
"nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath}\0"	\
 | 
					"nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=${rootpath}\0"		\
 | 
				
			||||||
"ramargs=setenv bootargs root=/dev/ram rw\0"					\
 | 
					"ramargs=setenv bootargs root=/dev/ram rw\0"					\
 | 
				
			||||||
"addip=setenv bootargs ${bootargs} ip=${ipaddr}:${serverip}:${gatewayip}"	\
 | 
					"addip=setenv bootargs ${bootargs} ip=${ipaddr}::${gatewayip}"			\
 | 
				
			||||||
 ":${netmask}:${hostname}:${netdev}:off\0"					\
 | 
					 ":${netmask}:${hostname}:${netdev}:off\0"					\
 | 
				
			||||||
"addhw=setenv bootargs ${bootargs} hw=${hw} key1=${key1} panic=1\0"		\
 | 
					"addhw=setenv bootargs ${bootargs} ${mtdparts} console=${console} ${debug}	\
 | 
				
			||||||
 | 
					 hw=${hw} key1=${key1} panic=1 mem=${mem}\0"					\
 | 
				
			||||||
 | 
					"console=ttyCPM0,115200\0"							\
 | 
				
			||||||
"netdev=eth0\0"									\
 | 
					"netdev=eth0\0"									\
 | 
				
			||||||
"contrast=55\0"									\
 | 
					"contrast=20\0"									\
 | 
				
			||||||
"silent=1\0"									\
 | 
					"silent=1\0"									\
 | 
				
			||||||
 | 
					"mtdparts=" MTDPARTS_DEFAULT "\0"						\
 | 
				
			||||||
"load=tftp 200000 bootloader-4k.bitmap;tftp 100000 bootloader-4k.bin\0"		\
 | 
					"load=tftp 200000 bootloader-4k.bitmap;tftp 100000 bootloader-4k.bin\0"		\
 | 
				
			||||||
"update=protect off 1:0-7;era 1:0-7;cp.b 100000 40000000 ${filesize};"		\
 | 
					"update=protect off 1:0-9;era 1:0-9;cp.b 100000 40000000 ${filesize};"		\
 | 
				
			||||||
 "cp.b 200000 40050000 14000\0"
 | 
					 "cp.b 200000 40050000 14000\0"
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define CONFIG_BOOTCOMMAND  \
 | 
					#define CONFIG_BOOTCOMMAND  \
 | 
				
			||||||
    "run slot_a_boot;run slot_b_boot;run nfs_boot;run panic_boot"
 | 
					    "run fat_boot;run slot_b_boot;run slot_a_boot;run nfs_boot;run panic_boot"
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					#define CONFIG_PREBOOT	"setenv preboot; saveenv"
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define CONFIG_MISC_INIT_R	1
 | 
					#define CONFIG_MISC_INIT_R	1
 | 
				
			||||||
#define CONFIG_MISC_INIT_F	1
 | 
					#define CONFIG_MISC_INIT_F	1
 | 
				
			||||||
| 
						 | 
					@ -98,16 +98,14 @@
 | 
				
			||||||
#define CONFIG_BOOTP_BOOTPATH
 | 
					#define CONFIG_BOOTP_BOOTPATH
 | 
				
			||||||
#define CONFIG_BOOTP_BOOTFILESIZE
 | 
					#define CONFIG_BOOTP_BOOTFILESIZE
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					 | 
				
			||||||
#define CONFIG_MAC_PARTITION
 | 
					#define CONFIG_MAC_PARTITION
 | 
				
			||||||
#define CONFIG_DOS_PARTITION
 | 
					#define CONFIG_DOS_PARTITION
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					 | 
				
			||||||
/*
 | 
					/*
 | 
				
			||||||
 * enable I2C and select the hardware/software driver
 | 
					 * enable I2C and select the hardware/software driver
 | 
				
			||||||
 */
 | 
					 */
 | 
				
			||||||
#undef	CONFIG_HARD_I2C		/* I2C with hardware support	*/
 | 
					#undef	CONFIG_HARD_I2C		/* I2C with hardware support	*/
 | 
				
			||||||
#define	CONFIG_SOFT_I2C         1	/* I2C bit-banged		*/
 | 
					#define	CONFIG_SOFT_I2C         /* I2C bit-banged		*/
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define CONFIG_SYS_I2C_SPEED	93000	/* 93 kHz is supposed to work */
 | 
					#define CONFIG_SYS_I2C_SPEED	93000	/* 93 kHz is supposed to work */
 | 
				
			||||||
#define CONFIG_SYS_I2C_SLAVE	0xFE
 | 
					#define CONFIG_SYS_I2C_SLAVE	0xFE
 | 
				
			||||||
| 
						 | 
					@ -130,7 +128,6 @@
 | 
				
			||||||
#define I2C_DELAY	udelay(2)	/* 1/4 I2C clock duration */
 | 
					#define I2C_DELAY	udelay(2)	/* 1/4 I2C clock duration */
 | 
				
			||||||
#endif	/* CONFIG_SOFT_I2C */
 | 
					#endif	/* CONFIG_SOFT_I2C */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					 | 
				
			||||||
/*-----------------------------------------------------------------------
 | 
					/*-----------------------------------------------------------------------
 | 
				
			||||||
 * I2C Configuration
 | 
					 * I2C Configuration
 | 
				
			||||||
 */
 | 
					 */
 | 
				
			||||||
| 
						 | 
					@ -138,34 +135,19 @@
 | 
				
			||||||
#define CONFIG_SYS_I2C_PICIO_ADDR	0x21	/* PCF8574 IO Expander */
 | 
					#define CONFIG_SYS_I2C_PICIO_ADDR	0x21	/* PCF8574 IO Expander */
 | 
				
			||||||
#define CONFIG_SYS_I2C_RTC_ADDR		0x51	/* PCF8563 RTC */
 | 
					#define CONFIG_SYS_I2C_RTC_ADDR		0x51	/* PCF8563 RTC */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					 | 
				
			||||||
/* List of I2C addresses to be verified by POST */
 | 
					/* List of I2C addresses to be verified by POST */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define I2C_ADDR_LIST	{CONFIG_SYS_I2C_PICIO_ADDR,	\
 | 
					#define I2C_ADDR_LIST	{CONFIG_SYS_I2C_PICIO_ADDR,	\
 | 
				
			||||||
			CONFIG_SYS_I2C_RTC_ADDR,	\
 | 
								CONFIG_SYS_I2C_RTC_ADDR,	\
 | 
				
			||||||
			}
 | 
								}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					 | 
				
			||||||
#define CONFIG_RTC_PCF8563		/* use Philips PCF8563 RTC	*/
 | 
					#define CONFIG_RTC_PCF8563		/* use Philips PCF8563 RTC	*/
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define CONFIG_SYS_DISCOVER_PHY
 | 
					#define CONFIG_SYS_DISCOVER_PHY
 | 
				
			||||||
#define CONFIG_MII
 | 
					#define CONFIG_MII
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#if 0
 | 
					 | 
				
			||||||
#define CONFIG_ETHADDR                  00:0B:64:00:00:00 /* our OUI from IEEE */
 | 
					 | 
				
			||||||
#endif
 | 
					 | 
				
			||||||
#define CONFIG_KUP4K_LOGO               0x40050000  /* Address of logo bitmap */
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
/* Define to allow the user to overwrite serial and ethaddr */
 | 
					/* Define to allow the user to overwrite serial and ethaddr */
 | 
				
			||||||
#define CONFIG_ENV_OVERWRITE
 | 
					#define CONFIG_ENV_OVERWRITE
 | 
				
			||||||
#if 1
 | 
					 | 
				
			||||||
/* POST support */
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
#define CONFIG_POST		(CONFIG_SYS_POST_CPU	   | \
 | 
					 | 
				
			||||||
				 CONFIG_SYS_POST_RTC	   | \
 | 
					 | 
				
			||||||
				 CONFIG_SYS_POST_I2C)
 | 
					 | 
				
			||||||
#endif
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
/*
 | 
					/*
 | 
				
			||||||
 * Command line configuration.
 | 
					 * Command line configuration.
 | 
				
			||||||
| 
						 | 
					@ -176,7 +158,9 @@
 | 
				
			||||||
#define CONFIG_CMD_DHCP
 | 
					#define CONFIG_CMD_DHCP
 | 
				
			||||||
#define CONFIG_CMD_I2C
 | 
					#define CONFIG_CMD_I2C
 | 
				
			||||||
#define CONFIG_CMD_IDE
 | 
					#define CONFIG_CMD_IDE
 | 
				
			||||||
 | 
					#define CONFIG_CMD_MII
 | 
				
			||||||
#define CONFIG_CMD_NFS
 | 
					#define CONFIG_CMD_NFS
 | 
				
			||||||
 | 
					#define CONFIG_CMD_FAT
 | 
				
			||||||
#define CONFIG_CMD_SNTP
 | 
					#define CONFIG_CMD_SNTP
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#ifdef CONFIG_POST
 | 
					#ifdef CONFIG_POST
 | 
				
			||||||
| 
						 | 
					@ -191,16 +175,19 @@
 | 
				
			||||||
#if defined(CONFIG_CMD_KGDB)
 | 
					#if defined(CONFIG_CMD_KGDB)
 | 
				
			||||||
#define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size	*/
 | 
					#define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size	*/
 | 
				
			||||||
#else
 | 
					#else
 | 
				
			||||||
#define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size	*/
 | 
					#define CONFIG_SYS_CBSIZE	512		/* Console I/O Buffer Size	*/
 | 
				
			||||||
#endif
 | 
					#endif
 | 
				
			||||||
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
 | 
					/* Print Buffer Size */
 | 
				
			||||||
 | 
					#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
 | 
				
			||||||
#define CONFIG_SYS_MAXARGS	16		/* max number of command args	*/
 | 
					#define CONFIG_SYS_MAXARGS	16		/* max number of command args	*/
 | 
				
			||||||
#define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/
 | 
					#define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define CONFIG_SYS_MEMTEST_START	0x000400000	/* memtest works on     */
 | 
					#define CONFIG_SYS_MEMTEST_START	0x000400000	/* memtest works on     */
 | 
				
			||||||
#define CONFIG_SYS_MEMTEST_END		0x002C00000	/* 4 ... 44 MB in DRAM	*/
 | 
					#define CONFIG_SYS_MEMTEST_END		0x005C00000	/* 4 ... 92 MB in DRAM  */
 | 
				
			||||||
 | 
					#define CONFIG_SYS_ALT_MEMTEST 1
 | 
				
			||||||
 | 
					#define CONFIG_SYS_MEMTEST_SCRATCH	0x90000200	/* using latch as scratch register */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define CONFIG_SYS_LOAD_ADDR		0x200000	/* default load address */
 | 
					#define CONFIG_SYS_LOAD_ADDR		0x400000	/* default load address */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define CONFIG_SYS_HZ			1000		/* decrementer freq: 1 ms ticks */
 | 
					#define CONFIG_SYS_HZ			1000		/* decrementer freq: 1 ms ticks */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					@ -259,19 +246,22 @@
 | 
				
			||||||
#define CONFIG_ENV_SIZE		0x1000	/* Total Size of Environment Sector	*/
 | 
					#define CONFIG_ENV_SIZE		0x1000	/* Total Size of Environment Sector	*/
 | 
				
			||||||
#define CONFIG_ENV_SECT_SIZE	0x10000
 | 
					#define CONFIG_ENV_SECT_SIZE	0x10000
 | 
				
			||||||
 | 
					
 | 
				
			||||||
/* Address and size of Redundant Environment Sector	*/
 | 
					/*-----------------------------------------------------------------------
 | 
				
			||||||
#if 0
 | 
					 * Dynamic MTD partition support
 | 
				
			||||||
#define CONFIG_ENV_OFFSET_REDUND	(CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
 | 
					 */
 | 
				
			||||||
#define CONFIG_ENV_SIZE_REDUND	(CONFIG_ENV_SIZE)
 | 
					#define MTDPARTS_DEFAULT	"mtdparts=40000000.flash:256k(u-boot),"	\
 | 
				
			||||||
#endif
 | 
					                                                "64k(env),"		\
 | 
				
			||||||
 | 
					                                                "128k(splash),"		\
 | 
				
			||||||
 | 
					                                                "512k(etc),"		\
 | 
				
			||||||
 | 
					                                                "64k(hw-info)"
 | 
				
			||||||
 | 
					
 | 
				
			||||||
/*-----------------------------------------------------------------------
 | 
					/*-----------------------------------------------------------------------
 | 
				
			||||||
 * Hardware Information Block
 | 
					 * Hardware Information Block
 | 
				
			||||||
 */
 | 
					 */
 | 
				
			||||||
#if 1
 | 
					 | 
				
			||||||
#define CONFIG_SYS_HWINFO_OFFSET	0x000F0000	/* offset of HW Info block */
 | 
					#define CONFIG_SYS_HWINFO_OFFSET	0x000F0000	/* offset of HW Info block */
 | 
				
			||||||
#define CONFIG_SYS_HWINFO_SIZE		0x00000100	/* size   of HW Info block */
 | 
					#define CONFIG_SYS_HWINFO_SIZE		0x00000100	/* size   of HW Info block */
 | 
				
			||||||
#define CONFIG_SYS_HWINFO_MAGIC	0x4B26500D		/* 'K&P<CR>' */
 | 
					#define CONFIG_SYS_HWINFO_MAGIC	0x4B26500D		/* 'K&P<CR>' */
 | 
				
			||||||
#endif
 | 
					
 | 
				
			||||||
/*-----------------------------------------------------------------------
 | 
					/*-----------------------------------------------------------------------
 | 
				
			||||||
 * Cache Configuration
 | 
					 * Cache Configuration
 | 
				
			||||||
 */
 | 
					 */
 | 
				
			||||||
| 
						 | 
					@ -286,12 +276,7 @@
 | 
				
			||||||
 *-----------------------------------------------------------------------
 | 
					 *-----------------------------------------------------------------------
 | 
				
			||||||
 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
 | 
					 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
 | 
				
			||||||
 */
 | 
					 */
 | 
				
			||||||
#if 0 && defined(CONFIG_WATCHDOG)       /* KUP uses external TPS3705 WD */
 | 
					 | 
				
			||||||
#define CONFIG_SYS_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
 | 
					 | 
				
			||||||
			 SYPCR_SWE  | SYPCR_SWRI| SYPCR_SWP)
 | 
					 | 
				
			||||||
#else
 | 
					 | 
				
			||||||
#define CONFIG_SYS_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
 | 
					#define CONFIG_SYS_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
 | 
				
			||||||
#endif
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
/*-----------------------------------------------------------------------
 | 
					/*-----------------------------------------------------------------------
 | 
				
			||||||
 * SIUMCR - SIU Module Configuration				11-6
 | 
					 * SIUMCR - SIU Module Configuration				11-6
 | 
				
			||||||
| 
						 | 
					@ -391,7 +376,6 @@
 | 
				
			||||||
/* Offset for alternate registers	*/
 | 
					/* Offset for alternate registers	*/
 | 
				
			||||||
#define CONFIG_SYS_ATA_ALT_OFFSET	0x0100
 | 
					#define CONFIG_SYS_ATA_ALT_OFFSET	0x0100
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					 | 
				
			||||||
/*-----------------------------------------------------------------------
 | 
					/*-----------------------------------------------------------------------
 | 
				
			||||||
 *
 | 
					 *
 | 
				
			||||||
 *-----------------------------------------------------------------------
 | 
					 *-----------------------------------------------------------------------
 | 
				
			||||||
| 
						 | 
					@ -416,18 +400,20 @@
 | 
				
			||||||
/*
 | 
					/*
 | 
				
			||||||
 * FLASH timing:
 | 
					 * FLASH timing:
 | 
				
			||||||
 */
 | 
					 */
 | 
				
			||||||
#define CONFIG_SYS_OR_TIMING_FLASH	(OR_ACS_DIV1  | OR_TRLX | OR_CSNT_SAM | \
 | 
					#define CONFIG_SYS_OR_TIMING_FLASH	(OR_ACS_DIV2  | OR_CSNT_SAM | \
 | 
				
			||||||
				 OR_SCY_2_CLK | OR_EHTR | OR_BI)
 | 
									 OR_SCY_5_CLK | OR_EHTR | OR_BI)
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define CONFIG_SYS_OR0_REMAP	(CONFIG_SYS_REMAP_OR_AM  | CONFIG_SYS_OR_TIMING_FLASH)
 | 
					#define CONFIG_SYS_OR0_REMAP \
 | 
				
			||||||
#define CONFIG_SYS_OR0_PRELIM	(CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
 | 
						(CONFIG_SYS_REMAP_OR_AM  | CONFIG_SYS_OR_TIMING_FLASH)
 | 
				
			||||||
#define CONFIG_SYS_BR0_PRELIM	((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
 | 
					#define CONFIG_SYS_OR0_PRELIM \
 | 
				
			||||||
 | 
						(CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
 | 
				
			||||||
 | 
					#define CONFIG_SYS_BR0_PRELIM \
 | 
				
			||||||
 | 
						((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					
 | 
				
			||||||
/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care)	*/
 | 
					/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care)	*/
 | 
				
			||||||
#define CONFIG_SYS_OR_TIMING_SDRAM	0x00000A00
 | 
					#define CONFIG_SYS_OR_TIMING_SDRAM	0x00000A00
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					 | 
				
			||||||
/*
 | 
					/*
 | 
				
			||||||
 * Memory Periodic Timer Prescaler
 | 
					 * Memory Periodic Timer Prescaler
 | 
				
			||||||
 *
 | 
					 *
 | 
				
			||||||
| 
						 | 
					@ -475,7 +461,39 @@
 | 
				
			||||||
/*
 | 
					/*
 | 
				
			||||||
 * MAMR settings for SDRAM
 | 
					 * MAMR settings for SDRAM
 | 
				
			||||||
 */
 | 
					 */
 | 
				
			||||||
#define CONFIG_SYS_MAMR 0x80802114
 | 
					
 | 
				
			||||||
 | 
					/* 8 column SDRAM */
 | 
				
			||||||
 | 
					#define CONFIG_SYS_MAMR_8COL 0x68802114
 | 
				
			||||||
 | 
					/* 9 column SDRAM */
 | 
				
			||||||
 | 
					#define CONFIG_SYS_MAMR_9COL 0x68904114
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					/*
 | 
				
			||||||
 | 
					 * Chip Selects
 | 
				
			||||||
 | 
					 */
 | 
				
			||||||
 | 
					#define CONFIG_SYS_OR0
 | 
				
			||||||
 | 
					#define CONFIG_SYS_BR0
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					#define CONFIG_SYS_OR1_8COL 0xFF000A00
 | 
				
			||||||
 | 
					#define CONFIG_SYS_BR1_8COL 0x00000081
 | 
				
			||||||
 | 
					#define CONFIG_SYS_OR2_8COL 0xFE000A00
 | 
				
			||||||
 | 
					#define CONFIG_SYS_BR2_8COL 0x01000081
 | 
				
			||||||
 | 
					#define CONFIG_SYS_OR3_8COL 0xFC000A00
 | 
				
			||||||
 | 
					#define CONFIG_SYS_BR3_8COL 0x02000081
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					#define CONFIG_SYS_OR1_9COL 0xFE000A00
 | 
				
			||||||
 | 
					#define CONFIG_SYS_BR1_9COL 0x00000081
 | 
				
			||||||
 | 
					#define CONFIG_SYS_OR2_9COL 0xFE000A00
 | 
				
			||||||
 | 
					#define CONFIG_SYS_BR2_9COL 0x02000081
 | 
				
			||||||
 | 
					#define CONFIG_SYS_OR3_9COL 0xFE000A00
 | 
				
			||||||
 | 
					#define CONFIG_SYS_BR3_9COL 0x04000081
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					#define CONFIG_SYS_OR4 0xFFFF8926
 | 
				
			||||||
 | 
					#define CONFIG_SYS_BR4 0x90000401
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					#define CONFIG_SYS_OR5 0xFFC007F0  /* EPSON: 4 MB  17 WS or externel TA */
 | 
				
			||||||
 | 
					#define CONFIG_SYS_BR5 0x80080801  /* Start at 0x80080000 */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					#define LATCH_ADDR 0x90000200
 | 
				
			||||||
 | 
					
 | 
				
			||||||
/*
 | 
					/*
 | 
				
			||||||
 * Internal Definitions
 | 
					 * Internal Definitions
 | 
				
			||||||
| 
						 | 
					@ -487,11 +505,14 @@
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define CONFIG_AUTOBOOT_KEYED		/* use key strings to stop autoboot */
 | 
					#define CONFIG_AUTOBOOT_KEYED		/* use key strings to stop autoboot */
 | 
				
			||||||
#if 0
 | 
					#define CONFIG_AUTOBOOT_STOP_STR	"."
 | 
				
			||||||
#define CONFIG_AUTOBOOT_PROMPT		\
 | 
					 | 
				
			||||||
	"Boote in %d Sekunden - stop mit \"2\"\n", bootdelay
 | 
					 | 
				
			||||||
#endif
 | 
					 | 
				
			||||||
#define CONFIG_AUTOBOOT_STOP_STR	"." /* easy to stop for now */
 | 
					 | 
				
			||||||
#define CONFIG_SILENT_CONSOLE		1
 | 
					#define CONFIG_SILENT_CONSOLE		1
 | 
				
			||||||
 | 
					#define CONFIG_SYS_DEVICE_NULLDEV	1       /* enble null device            */
 | 
				
			||||||
 | 
					#define CONFIG_VERSION_VARIABLE		1
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					/* pass open firmware flat tree */
 | 
				
			||||||
 | 
					#define CONFIG_OF_LIBFDT	1
 | 
				
			||||||
 | 
					#define CONFIG_OF_BOARD_SETUP	1
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#endif	/* __CONFIG_H */
 | 
					#endif	/* __CONFIG_H */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -42,11 +42,8 @@
 | 
				
			||||||
#undef	CONFIG_8xx_CONS_SMC2
 | 
					#undef	CONFIG_8xx_CONS_SMC2
 | 
				
			||||||
#undef	CONFIG_8xx_CONS_NONE
 | 
					#undef	CONFIG_8xx_CONS_NONE
 | 
				
			||||||
#define CONFIG_BAUDRATE		115200	/* console baudrate		*/
 | 
					#define CONFIG_BAUDRATE		115200	/* console baudrate		*/
 | 
				
			||||||
#if 0
 | 
					
 | 
				
			||||||
#define CONFIG_BOOTDELAY	-1	/* autoboot disabled			*/
 | 
					 | 
				
			||||||
#else
 | 
					 | 
				
			||||||
#define CONFIG_BOOTDELAY	1	/* autoboot after 1 second	*/
 | 
					#define CONFIG_BOOTDELAY	1	/* autoboot after 1 second	*/
 | 
				
			||||||
#endif
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define CONFIG_BOARD_TYPES	1	/* support board types		*/
 | 
					#define CONFIG_BOARD_TYPES	1	/* support board types		*/
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					@ -67,8 +64,8 @@
 | 
				
			||||||
#define CONFIG_EXTRA_ENV_SETTINGS						\
 | 
					#define CONFIG_EXTRA_ENV_SETTINGS						\
 | 
				
			||||||
"slot_a_boot=setenv bootargs root=/dev/hda2 ip=off;"				\
 | 
					"slot_a_boot=setenv bootargs root=/dev/hda2 ip=off;"				\
 | 
				
			||||||
  "run addhw;diskboot 200000 0:1;bootm 200000\0"				\
 | 
					  "run addhw;diskboot 200000 0:1;bootm 200000\0"				\
 | 
				
			||||||
"usb_boot=setenv bootargs root=/dev/sda2 ip=off;\
 | 
					"usb_boot=setenv bootargs root=/dev/sda2 ip=off;				\
 | 
				
			||||||
 run addhw; sleep 2; usb reset; usb scan; usbboot 200000 0:1;\
 | 
					 run addhw; sleep 2; usb reset; usb scan; usbboot 200000 0:1;			\
 | 
				
			||||||
 usb stop; bootm 200000\0"							\
 | 
					 usb stop; bootm 200000\0"							\
 | 
				
			||||||
"nfs_boot=dhcp;run nfsargs addip addhw;bootm 200000\0"				\
 | 
					"nfs_boot=dhcp;run nfsargs addip addhw;bootm 200000\0"				\
 | 
				
			||||||
"panic_boot=echo No Bootdevice !!! reset\0"					\
 | 
					"panic_boot=echo No Bootdevice !!! reset\0"					\
 | 
				
			||||||
| 
						 | 
					@ -84,7 +81,7 @@
 | 
				
			||||||
 "cp.b 200000 40040000 14000\0"
 | 
					 "cp.b 200000 40040000 14000\0"
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define CONFIG_BOOTCOMMAND  \
 | 
					#define CONFIG_BOOTCOMMAND  \
 | 
				
			||||||
    "run usb_boot;run_slot_a_boot;run nfs_boot;run panic_boot"
 | 
					    "run usb_boot;run slot_a_boot;run nfs_boot;run panic_boot"
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define CONFIG_MISC_INIT_R	1
 | 
					#define CONFIG_MISC_INIT_R	1
 | 
				
			||||||
| 
						 | 
					@ -160,22 +157,16 @@
 | 
				
			||||||
#define CONFIG_SYS_DISCOVER_PHY
 | 
					#define CONFIG_SYS_DISCOVER_PHY
 | 
				
			||||||
#define CONFIG_MII
 | 
					#define CONFIG_MII
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#if 0
 | 
					 | 
				
			||||||
#define CONFIG_ETHADDR                  00:0B:64:80:00:00 /* our OUI from IEEE */
 | 
					 | 
				
			||||||
#endif
 | 
					 | 
				
			||||||
#undef CONFIG_KUP4K_LOGO
 | 
					#undef CONFIG_KUP4K_LOGO
 | 
				
			||||||
 | 
					
 | 
				
			||||||
/* Define to allow the user to overwrite serial and ethaddr */
 | 
					/* Define to allow the user to overwrite serial and ethaddr */
 | 
				
			||||||
#define CONFIG_ENV_OVERWRITE
 | 
					#define CONFIG_ENV_OVERWRITE
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#if 1
 | 
					 | 
				
			||||||
/* POST support */
 | 
					/* POST support */
 | 
				
			||||||
 | 
					 | 
				
			||||||
#define CONFIG_POST		(CONFIG_SYS_POST_CPU	   | \
 | 
					#define CONFIG_POST		(CONFIG_SYS_POST_CPU	   | \
 | 
				
			||||||
				 CONFIG_SYS_POST_RTC	   | \
 | 
									 CONFIG_SYS_POST_RTC	   | \
 | 
				
			||||||
				 CONFIG_SYS_POST_I2C)
 | 
									 CONFIG_SYS_POST_I2C)
 | 
				
			||||||
#endif
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					
 | 
				
			||||||
/*
 | 
					/*
 | 
				
			||||||
| 
						 | 
					@ -426,9 +417,12 @@
 | 
				
			||||||
#define CONFIG_SYS_OR_TIMING_FLASH	(OR_ACS_DIV1  | OR_TRLX | OR_CSNT_SAM | \
 | 
					#define CONFIG_SYS_OR_TIMING_FLASH	(OR_ACS_DIV1  | OR_TRLX | OR_CSNT_SAM | \
 | 
				
			||||||
				 OR_SCY_2_CLK | OR_EHTR | OR_BI)
 | 
									 OR_SCY_2_CLK | OR_EHTR | OR_BI)
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define CONFIG_SYS_OR0_REMAP	(CONFIG_SYS_REMAP_OR_AM  | CONFIG_SYS_OR_TIMING_FLASH)
 | 
					#define CONFIG_SYS_OR0_REMAP \
 | 
				
			||||||
#define CONFIG_SYS_OR0_PRELIM	(CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
 | 
							(CONFIG_SYS_REMAP_OR_AM  | CONFIG_SYS_OR_TIMING_FLASH)
 | 
				
			||||||
#define CONFIG_SYS_BR0_PRELIM	((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
 | 
					#define CONFIG_SYS_OR0_PRELIM \
 | 
				
			||||||
 | 
							(CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
 | 
				
			||||||
 | 
					#define CONFIG_SYS_BR0_PRELIM \
 | 
				
			||||||
 | 
							((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					
 | 
				
			||||||
/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care)	*/
 | 
					/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care)	*/
 | 
				
			||||||
| 
						 | 
					@ -443,6 +437,15 @@
 | 
				
			||||||
#define CONFIG_SYS_MAMR 0x80802114
 | 
					#define CONFIG_SYS_MAMR 0x80802114
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					/*
 | 
				
			||||||
 | 
					 * Chip Selects
 | 
				
			||||||
 | 
					 */
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					#define CONFIG_SYS_OR4 0xFFFF8926
 | 
				
			||||||
 | 
					#define CONFIG_SYS_BR4 0x90000401
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					#define LATCH_ADDR 0x90000200
 | 
				
			||||||
 | 
					
 | 
				
			||||||
/*
 | 
					/*
 | 
				
			||||||
 * Internal Definitions
 | 
					 * Internal Definitions
 | 
				
			||||||
 *
 | 
					 *
 | 
				
			||||||
| 
						 | 
					@ -453,10 +456,7 @@
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define CONFIG_AUTOBOOT_KEYED		/* use key strings to stop autoboot	*/
 | 
					#define CONFIG_AUTOBOOT_KEYED		/* use key strings to stop autoboot	*/
 | 
				
			||||||
#if 0
 | 
					
 | 
				
			||||||
#define CONFIG_AUTOBOOT_PROMPT		\
 | 
					 | 
				
			||||||
	"Boote in %d Sekunden - stop mit \"2\"\n", bootdelay
 | 
					 | 
				
			||||||
#endif
 | 
					 | 
				
			||||||
#define CONFIG_AUTOBOOT_STOP_STR	"."	/* easy to stop for now		*/
 | 
					#define CONFIG_AUTOBOOT_STOP_STR	"."	/* easy to stop for now		*/
 | 
				
			||||||
#define CONFIG_SILENT_CONSOLE	1
 | 
					#define CONFIG_SILENT_CONSOLE	1
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -228,6 +228,8 @@
 | 
				
			||||||
#undef	CONFIG_IDE_LED
 | 
					#undef	CONFIG_IDE_LED
 | 
				
			||||||
#undef	CONFIG_IDE_RESET
 | 
					#undef	CONFIG_IDE_RESET
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					#define	__io
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define CONFIG_SYS_IDE_MAXBUS		1
 | 
					#define CONFIG_SYS_IDE_MAXBUS		1
 | 
				
			||||||
#define CONFIG_SYS_IDE_MAXDEVICE	1
 | 
					#define CONFIG_SYS_IDE_MAXDEVICE	1
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -101,7 +101,7 @@ void print_size(unsigned long long size, const char *s)
 | 
				
			||||||
#define DEFAULT_LINE_LENGTH_BYTES (16)
 | 
					#define DEFAULT_LINE_LENGTH_BYTES (16)
 | 
				
			||||||
int print_buffer (ulong addr, void* data, uint width, uint count, uint linelen)
 | 
					int print_buffer (ulong addr, void* data, uint width, uint count, uint linelen)
 | 
				
			||||||
{
 | 
					{
 | 
				
			||||||
	uint8_t linebuf[MAX_LINE_LENGTH_BYTES];
 | 
						uint8_t linebuf[MAX_LINE_LENGTH_BYTES + 1];
 | 
				
			||||||
	uint32_t *uip = (void*)linebuf;
 | 
						uint32_t *uip = (void*)linebuf;
 | 
				
			||||||
	uint16_t *usp = (void*)linebuf;
 | 
						uint16_t *usp = (void*)linebuf;
 | 
				
			||||||
	uint8_t *ucp = (void*)linebuf;
 | 
						uint8_t *ucp = (void*)linebuf;
 | 
				
			||||||
| 
						 | 
					@ -121,24 +121,23 @@ int print_buffer (ulong addr, void* data, uint width, uint count, uint linelen)
 | 
				
			||||||
 | 
					
 | 
				
			||||||
		/* Copy from memory into linebuf and print hex values */
 | 
							/* Copy from memory into linebuf and print hex values */
 | 
				
			||||||
		for (i = 0; i < linelen; i++) {
 | 
							for (i = 0; i < linelen; i++) {
 | 
				
			||||||
			if (width == 4) {
 | 
								uint32_t x;
 | 
				
			||||||
				uip[i] = *(volatile uint32_t *)data;
 | 
								if (width == 4)
 | 
				
			||||||
				printf(" %08x", uip[i]);
 | 
									x = uip[i] = *(volatile uint32_t *)data;
 | 
				
			||||||
			} else if (width == 2) {
 | 
								else if (width == 2)
 | 
				
			||||||
				usp[i] = *(volatile uint16_t *)data;
 | 
									x = usp[i] = *(volatile uint16_t *)data;
 | 
				
			||||||
				printf(" %04x", usp[i]);
 | 
								else
 | 
				
			||||||
			} else {
 | 
									x = ucp[i] = *(volatile uint8_t *)data;
 | 
				
			||||||
				ucp[i] = *(volatile uint8_t *)data;
 | 
								printf(" %0*x", width * 2, x);
 | 
				
			||||||
				printf(" %02x", ucp[i]);
 | 
					 | 
				
			||||||
			}
 | 
					 | 
				
			||||||
			data += width;
 | 
								data += width;
 | 
				
			||||||
		}
 | 
							}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
		/* Print data in ASCII characters */
 | 
							/* Print data in ASCII characters */
 | 
				
			||||||
		puts("    ");
 | 
					 | 
				
			||||||
		for (i = 0; i < linelen * width; i++)
 | 
							for (i = 0; i < linelen * width; i++)
 | 
				
			||||||
			putc(isprint(ucp[i]) && (ucp[i] < 0x80) ? ucp[i] : '.');
 | 
								if (!isprint(ucp[i]) || ucp[i] >= 0x80)
 | 
				
			||||||
		putc ('\n');
 | 
									ucp[i] = '.';
 | 
				
			||||||
 | 
							ucp[i] = '\0';
 | 
				
			||||||
 | 
							printf("    %s\n", ucp);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
		/* update references */
 | 
							/* update references */
 | 
				
			||||||
		addr += linelen * width;
 | 
							addr += linelen * width;
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -1,5 +1,5 @@
 | 
				
			||||||
/*
 | 
					/*
 | 
				
			||||||
 * (C) Copyright 2000-2008
 | 
					 * (C) Copyright 2000-2010
 | 
				
			||||||
 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
 | 
					 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
 | 
				
			||||||
 *
 | 
					 *
 | 
				
			||||||
 * (C) Copyright 2008
 | 
					 * (C) Copyright 2008
 | 
				
			||||||
| 
						 | 
					@ -899,7 +899,10 @@ static int flash_write_buf (int dev, int fd, void *buf, size_t count,
 | 
				
			||||||
static int flash_flag_obsolete (int dev, int fd, off_t offset)
 | 
					static int flash_flag_obsolete (int dev, int fd, off_t offset)
 | 
				
			||||||
{
 | 
					{
 | 
				
			||||||
	int rc;
 | 
						int rc;
 | 
				
			||||||
 | 
						struct erase_info_user erase;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
						erase.start  = DEVOFFSET (dev);
 | 
				
			||||||
 | 
						erase.length = DEVESIZE (dev);
 | 
				
			||||||
	/* This relies on the fact, that obsolete_flag == 0 */
 | 
						/* This relies on the fact, that obsolete_flag == 0 */
 | 
				
			||||||
	rc = lseek (fd, offset, SEEK_SET);
 | 
						rc = lseek (fd, offset, SEEK_SET);
 | 
				
			||||||
	if (rc < 0) {
 | 
						if (rc < 0) {
 | 
				
			||||||
| 
						 | 
					@ -907,7 +910,9 @@ static int flash_flag_obsolete (int dev, int fd, off_t offset)
 | 
				
			||||||
			 DEVNAME (dev));
 | 
								 DEVNAME (dev));
 | 
				
			||||||
		return rc;
 | 
							return rc;
 | 
				
			||||||
	}
 | 
						}
 | 
				
			||||||
 | 
						ioctl (fd, MEMUNLOCK, &erase);
 | 
				
			||||||
	rc = write (fd, &obsolete_flag, sizeof (obsolete_flag));
 | 
						rc = write (fd, &obsolete_flag, sizeof (obsolete_flag));
 | 
				
			||||||
 | 
						ioctl (fd, MEMLOCK, &erase);
 | 
				
			||||||
	if (rc < 0)
 | 
						if (rc < 0)
 | 
				
			||||||
		perror ("Could not set obsolete flag");
 | 
							perror ("Could not set obsolete flag");
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
		Loading…
	
		Reference in New Issue