board/freescale: Remove P1025RDB board support
Remove NXP powerpc P1025RDB board support as it is no longer maintained. Signed-off-by: Priyanka Jain <priyanka.jain@nxp.com>
This commit is contained in:
		
							parent
							
								
									fd7331ed0d
								
							
						
					
					
						commit
						d521cece5a
					
				|  | @ -163,15 +163,6 @@ config TARGET_P1024RDB | ||||||
| 	imply CMD_SATA | 	imply CMD_SATA | ||||||
| 	imply PANIC_HANG | 	imply PANIC_HANG | ||||||
| 
 | 
 | ||||||
| config TARGET_P1025RDB |  | ||||||
| 	bool "Support P1025RDB" |  | ||||||
| 	select SUPPORT_SPL |  | ||||||
| 	select SUPPORT_TPL |  | ||||||
| 	select ARCH_P1025 |  | ||||||
| 	imply CMD_EEPROM |  | ||||||
| 	imply CMD_SATA |  | ||||||
| 	imply SATA_SIL |  | ||||||
| 
 |  | ||||||
| config TARGET_P2020RDB | config TARGET_P2020RDB | ||||||
| 	bool "Support P2020RDB-PC" | 	bool "Support P2020RDB-PC" | ||||||
| 	select SUPPORT_SPL | 	select SUPPORT_SPL | ||||||
|  |  | ||||||
|  | @ -4,7 +4,6 @@ if TARGET_P1020MBG		|| \ | ||||||
| 	TARGET_P1020UTM		|| \ | 	TARGET_P1020UTM		|| \ | ||||||
| 	TARGET_P1021RDB		|| \ | 	TARGET_P1021RDB		|| \ | ||||||
| 	TARGET_P1024RDB		|| \ | 	TARGET_P1024RDB		|| \ | ||||||
| 	TARGET_P1025RDB		|| \ |  | ||||||
| 	TARGET_P2020RDB | 	TARGET_P2020RDB | ||||||
| 
 | 
 | ||||||
| config SYS_BOARD | config SYS_BOARD | ||||||
|  |  | ||||||
|  | @ -36,11 +36,6 @@ F:	configs/P1024RDB_36BIT_defconfig | ||||||
| F:	configs/P1024RDB_NAND_defconfig | F:	configs/P1024RDB_NAND_defconfig | ||||||
| F:	configs/P1024RDB_SDCARD_defconfig | F:	configs/P1024RDB_SDCARD_defconfig | ||||||
| F:	configs/P1024RDB_SPIFLASH_defconfig | F:	configs/P1024RDB_SPIFLASH_defconfig | ||||||
| F:	configs/P1025RDB_defconfig |  | ||||||
| F:	configs/P1025RDB_36BIT_defconfig |  | ||||||
| F:	configs/P1025RDB_NAND_defconfig |  | ||||||
| F:	configs/P1025RDB_SDCARD_defconfig |  | ||||||
| F:	configs/P1025RDB_SPIFLASH_defconfig |  | ||||||
| F:	configs/P2020RDB-PC_defconfig | F:	configs/P2020RDB-PC_defconfig | ||||||
| F:	configs/P2020RDB-PC_36BIT_defconfig | F:	configs/P2020RDB-PC_36BIT_defconfig | ||||||
| F:	configs/P2020RDB-PC_36BIT_NAND_defconfig | F:	configs/P2020RDB-PC_36BIT_NAND_defconfig | ||||||
|  |  | ||||||
|  | @ -7,7 +7,6 @@ P1_P2_RDB_PC represents a set of boards including | ||||||
|     P1020UTM-PC |     P1020UTM-PC | ||||||
|     P1021RDB-PC |     P1021RDB-PC | ||||||
|     P1024RDB |     P1024RDB | ||||||
|     P1025RDB |  | ||||||
|     P2020RDB-PC |     P2020RDB-PC | ||||||
| 
 | 
 | ||||||
| They have similar design of P1020RDB but have DDR3 instead of DDR2. P2020RDB-PC | They have similar design of P1020RDB but have DDR3 instead of DDR2. P2020RDB-PC | ||||||
|  |  | ||||||
|  | @ -146,8 +146,7 @@ dimm_params_t ddr_raw_timing = { | ||||||
| 	.refresh_rate_ps = 7800000, | 	.refresh_rate_ps = 7800000, | ||||||
| 	.tfaw_ps = 37500, | 	.tfaw_ps = 37500, | ||||||
| }; | }; | ||||||
| #elif	defined(CONFIG_TARGET_P1024RDB) || \ | #elif	defined(CONFIG_TARGET_P1024RDB) | ||||||
| 	defined(CONFIG_TARGET_P1025RDB) |  | ||||||
| /*
 | /*
 | ||||||
|  * Samsung K4B2G0846C-HCH9 |  * Samsung K4B2G0846C-HCH9 | ||||||
|  * The following timing are for "downshift" |  * The following timing are for "downshift" | ||||||
|  |  | ||||||
|  | @ -53,7 +53,7 @@ | ||||||
| #define GPIO_2BIT_MASK		(0x3 << (32 - (GPIO_DDR_RST_PIN + 1) * 2)) | #define GPIO_2BIT_MASK		(0x3 << (32 - (GPIO_DDR_RST_PIN + 1) * 2)) | ||||||
| #endif | #endif | ||||||
| 
 | 
 | ||||||
| #if defined(CONFIG_TARGET_P1025RDB) || defined(CONFIG_TARGET_P1021RDB) | #if defined(CONFIG_TARGET_P1021RDB) | ||||||
| #define PCA_IOPORT_I2C_ADDR		0x23 | #define PCA_IOPORT_I2C_ADDR		0x23 | ||||||
| #define PCA_IOPORT_OUTPUT_CMD		0x2 | #define PCA_IOPORT_OUTPUT_CMD		0x2 | ||||||
| #define PCA_IOPORT_CFG_CMD		0x6 | #define PCA_IOPORT_CFG_CMD		0x6 | ||||||
|  | @ -70,43 +70,6 @@ const qe_iop_conf_t qe_iop_conf_tab[] = { | ||||||
| 	{0,  15, 1, 0, 0}, /* GPIO11/A15  - WDI */ | 	{0,  15, 1, 0, 0}, /* GPIO11/A15  - WDI */ | ||||||
| 	{GPIO_GETH_SW_PORT, GPIO_GETH_SW_PIN, 1, 0, 0},	/* RST_GETH_SW_N */ | 	{GPIO_GETH_SW_PORT, GPIO_GETH_SW_PIN, 1, 0, 0},	/* RST_GETH_SW_N */ | ||||||
| 	{GPIO_SLIC_PORT, GPIO_SLIC_PIN, 1, 0, 0},	/* RST_SLIC_N */ | 	{GPIO_SLIC_PORT, GPIO_SLIC_PIN, 1, 0, 0},	/* RST_SLIC_N */ | ||||||
| 
 |  | ||||||
| #ifdef CONFIG_TARGET_P1025RDB |  | ||||||
| 	/* QE_MUX_MDC */ |  | ||||||
| 	{1,  19, 1, 0, 1}, /* QE_MUX_MDC               */ |  | ||||||
| 
 |  | ||||||
| 	/* QE_MUX_MDIO */ |  | ||||||
| 	{1,  20, 3, 0, 1}, /* QE_MUX_MDIO              */ |  | ||||||
| 
 |  | ||||||
| 	/* UCC_1_MII */ |  | ||||||
| 	{0, 23, 2, 0, 2}, /* CLK12 */ |  | ||||||
| 	{0, 24, 2, 0, 1}, /* CLK9 */ |  | ||||||
| 	{0,  7, 1, 0, 2}, /* ENET1_TXD0_SER1_TXD0      */ |  | ||||||
| 	{0,  9, 1, 0, 2}, /* ENET1_TXD1_SER1_TXD1      */ |  | ||||||
| 	{0, 11, 1, 0, 2}, /* ENET1_TXD2_SER1_TXD2      */ |  | ||||||
| 	{0, 12, 1, 0, 2}, /* ENET1_TXD3_SER1_TXD3      */ |  | ||||||
| 	{0,  6, 2, 0, 2}, /* ENET1_RXD0_SER1_RXD0      */ |  | ||||||
| 	{0, 10, 2, 0, 2}, /* ENET1_RXD1_SER1_RXD1      */ |  | ||||||
| 	{0, 14, 2, 0, 2}, /* ENET1_RXD2_SER1_RXD2      */ |  | ||||||
| 	{0, 15, 2, 0, 2}, /* ENET1_RXD3_SER1_RXD3      */ |  | ||||||
| 	{0,  5, 1, 0, 2}, /* ENET1_TX_EN_SER1_RTS_B    */ |  | ||||||
| 	{0, 13, 1, 0, 2}, /* ENET1_TX_ER               */ |  | ||||||
| 	{0,  4, 2, 0, 2}, /* ENET1_RX_DV_SER1_CTS_B    */ |  | ||||||
| 	{0,  8, 2, 0, 2}, /* ENET1_RX_ER_SER1_CD_B    */ |  | ||||||
| 	{0, 17, 2, 0, 2}, /* ENET1_CRS    */ |  | ||||||
| 	{0, 16, 2, 0, 2}, /* ENET1_COL    */ |  | ||||||
| 
 |  | ||||||
| 	/* UCC_5_RMII */ |  | ||||||
| 	{1, 11, 2, 0, 1}, /* CLK13 */ |  | ||||||
| 	{1, 7,  1, 0, 2}, /* ENET5_TXD0_SER5_TXD0      */ |  | ||||||
| 	{1, 10, 1, 0, 2}, /* ENET5_TXD1_SER5_TXD1      */ |  | ||||||
| 	{1, 6, 2, 0, 2}, /* ENET5_RXD0_SER5_RXD0      */ |  | ||||||
| 	{1, 9, 2, 0, 2}, /* ENET5_RXD1_SER5_RXD1      */ |  | ||||||
| 	{1, 5, 1, 0, 2}, /* ENET5_TX_EN_SER5_RTS_B    */ |  | ||||||
| 	{1, 4, 2, 0, 2}, /* ENET5_RX_DV_SER5_CTS_B    */ |  | ||||||
| 	{1, 8, 2, 0, 2}, /* ENET5_RX_ER_SER5_CD_B    */ |  | ||||||
| #endif |  | ||||||
| 
 |  | ||||||
| 	{0,  0, 0, 0, QE_IOP_TAB_END} /* END of table */ | 	{0,  0, 0, 0, QE_IOP_TAB_END} /* END of table */ | ||||||
| }; | }; | ||||||
| #endif | #endif | ||||||
|  | @ -410,7 +373,7 @@ int board_eth_init(struct bd_info *bis) | ||||||
| #endif | #endif | ||||||
| 
 | 
 | ||||||
| #if defined(CONFIG_QE) && \ | #if defined(CONFIG_QE) && \ | ||||||
| 	(defined(CONFIG_TARGET_P1025RDB) || defined(CONFIG_TARGET_P1021RDB)) | 	(defined(CONFIG_TARGET_P1021RDB)) | ||||||
| static void fdt_board_fixup_qe_pins(void *blob) | static void fdt_board_fixup_qe_pins(void *blob) | ||||||
| { | { | ||||||
| 	unsigned int oldbus; | 	unsigned int oldbus; | ||||||
|  | @ -481,7 +444,7 @@ int ft_board_setup(void *blob, struct bd_info *bd) | ||||||
| #ifdef CONFIG_QE | #ifdef CONFIG_QE | ||||||
| 	do_fixup_by_compat(blob, "fsl,qe", "status", "okay", | 	do_fixup_by_compat(blob, "fsl,qe", "status", "okay", | ||||||
| 			sizeof("okay"), 0); | 			sizeof("okay"), 0); | ||||||
| #if defined(CONFIG_TARGET_P1025RDB) || defined(CONFIG_TARGET_P1021RDB) | #if defined(CONFIG_TARGET_P1021RDB) | ||||||
| 	fdt_board_fixup_qe_pins(blob); | 	fdt_board_fixup_qe_pins(blob); | ||||||
| #endif | #endif | ||||||
| #endif | #endif | ||||||
|  |  | ||||||
|  | @ -1,65 +0,0 @@ | ||||||
| CONFIG_PPC=y |  | ||||||
| CONFIG_SYS_TEXT_BASE=0xEFF40000 |  | ||||||
| CONFIG_ENV_SIZE=0x2000 |  | ||||||
| CONFIG_ENV_SECT_SIZE=0x20000 |  | ||||||
| CONFIG_MPC85xx=y |  | ||||||
| # CONFIG_CMD_ERRATA is not set |  | ||||||
| CONFIG_TARGET_P1025RDB=y |  | ||||||
| CONFIG_PHYS_64BIT=y |  | ||||||
| CONFIG_FIT=y |  | ||||||
| CONFIG_FIT_VERBOSE=y |  | ||||||
| CONFIG_OF_BOARD_SETUP=y |  | ||||||
| CONFIG_OF_STDOUT_VIA_ALIAS=y |  | ||||||
| CONFIG_BOOTDELAY=10 |  | ||||||
| # CONFIG_MISC_INIT_R is not set |  | ||||||
| CONFIG_BOARD_EARLY_INIT_F=y |  | ||||||
| CONFIG_BOARD_EARLY_INIT_R=y |  | ||||||
| CONFIG_HUSH_PARSER=y |  | ||||||
| # CONFIG_AUTO_COMPLETE is not set |  | ||||||
| CONFIG_CMD_IMLS=y |  | ||||||
| CONFIG_CMD_I2C=y |  | ||||||
| CONFIG_CMD_MMC=y |  | ||||||
| CONFIG_CMD_PCI=y |  | ||||||
| CONFIG_CMD_SF=y |  | ||||||
| CONFIG_CMD_USB=y |  | ||||||
| CONFIG_CMD_MII=y |  | ||||||
| CONFIG_CMD_PING=y |  | ||||||
| CONFIG_CMD_DATE=y |  | ||||||
| CONFIG_MP=y |  | ||||||
| # CONFIG_CMD_HASH is not set |  | ||||||
| CONFIG_CMD_EXT2=y |  | ||||||
| CONFIG_CMD_FAT=y |  | ||||||
| CONFIG_ENV_OVERWRITE=y |  | ||||||
| CONFIG_ENV_IS_IN_FLASH=y |  | ||||||
| CONFIG_ENV_ADDR=0xEFF20000 |  | ||||||
| CONFIG_FSL_ESDHC=y |  | ||||||
| CONFIG_MTD=y |  | ||||||
| CONFIG_MTD_NOR_FLASH=y |  | ||||||
| CONFIG_FLASH_CFI_DRIVER=y |  | ||||||
| CONFIG_SYS_FLASH_USE_BUFFER_WRITE=y |  | ||||||
| CONFIG_SYS_FLASH_CFI=y |  | ||||||
| CONFIG_SPI_FLASH=y |  | ||||||
| CONFIG_SF_DEFAULT_MODE=0 |  | ||||||
| CONFIG_SF_DEFAULT_SPEED=10000000 |  | ||||||
| CONFIG_SPI_FLASH_SPANSION=y |  | ||||||
| CONFIG_PHY_ATHEROS=y |  | ||||||
| CONFIG_PHY_BROADCOM=y |  | ||||||
| CONFIG_PHY_DAVICOM=y |  | ||||||
| CONFIG_PHY_LXT=y |  | ||||||
| CONFIG_PHY_MARVELL=y |  | ||||||
| CONFIG_PHY_NATSEMI=y |  | ||||||
| CONFIG_PHY_REALTEK=y |  | ||||||
| CONFIG_PHY_SMSC=y |  | ||||||
| CONFIG_PHY_VITESSE=y |  | ||||||
| CONFIG_PHY_GIGE=y |  | ||||||
| CONFIG_E1000=y |  | ||||||
| CONFIG_MII=y |  | ||||||
| CONFIG_TSEC_ENET=y |  | ||||||
| CONFIG_SYS_QE_FMAN_FW_IN_NOR=y |  | ||||||
| CONFIG_SYS_NS16550=y |  | ||||||
| CONFIG_SPI=y |  | ||||||
| CONFIG_FSL_ESPI=y |  | ||||||
| CONFIG_USB=y |  | ||||||
| CONFIG_USB_STORAGE=y |  | ||||||
| CONFIG_ADDR_MAP=y |  | ||||||
| CONFIG_OF_LIBFDT=y |  | ||||||
|  | @ -1,81 +0,0 @@ | ||||||
| CONFIG_PPC=y |  | ||||||
| CONFIG_SYS_TEXT_BASE=0x11001000 |  | ||||||
| CONFIG_ENV_SIZE=0x4000 |  | ||||||
| CONFIG_ENV_OFFSET=0x100000 |  | ||||||
| CONFIG_SPL_TEXT_BASE=0xFF800000 |  | ||||||
| CONFIG_SPL_SERIAL_SUPPORT=y |  | ||||||
| CONFIG_TPL_LIBCOMMON_SUPPORT=y |  | ||||||
| CONFIG_TPL_LIBGENERIC_SUPPORT=y |  | ||||||
| CONFIG_SPL=y |  | ||||||
| CONFIG_MPC85xx=y |  | ||||||
| # CONFIG_CMD_ERRATA is not set |  | ||||||
| CONFIG_TARGET_P1025RDB=y |  | ||||||
| CONFIG_SYS_CUSTOM_LDSCRIPT=y |  | ||||||
| CONFIG_SYS_LDSCRIPT="arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" |  | ||||||
| CONFIG_FIT=y |  | ||||||
| CONFIG_FIT_VERBOSE=y |  | ||||||
| CONFIG_OF_BOARD_SETUP=y |  | ||||||
| CONFIG_OF_STDOUT_VIA_ALIAS=y |  | ||||||
| CONFIG_BOOTDELAY=10 |  | ||||||
| # CONFIG_MISC_INIT_R is not set |  | ||||||
| CONFIG_BOARD_EARLY_INIT_F=y |  | ||||||
| CONFIG_BOARD_EARLY_INIT_R=y |  | ||||||
| # CONFIG_SPL_FRAMEWORK is not set |  | ||||||
| CONFIG_SPL_NAND_BOOT=y |  | ||||||
| CONFIG_SPL_NAND_SUPPORT=y |  | ||||||
| CONFIG_TPL=y |  | ||||||
| CONFIG_TPL_ENV_SUPPORT=y |  | ||||||
| CONFIG_TPL_I2C_SUPPORT=y |  | ||||||
| CONFIG_TPL_MPC8XXX_INIT_DDR_SUPPORT=y |  | ||||||
| CONFIG_TPL_NAND_SUPPORT=y |  | ||||||
| CONFIG_TPL_SERIAL_SUPPORT=y |  | ||||||
| CONFIG_HUSH_PARSER=y |  | ||||||
| # CONFIG_AUTO_COMPLETE is not set |  | ||||||
| CONFIG_CMD_IMLS=y |  | ||||||
| CONFIG_CMD_I2C=y |  | ||||||
| CONFIG_CMD_MMC=y |  | ||||||
| CONFIG_CMD_NAND=y |  | ||||||
| CONFIG_CMD_PCI=y |  | ||||||
| CONFIG_CMD_SF=y |  | ||||||
| CONFIG_CMD_USB=y |  | ||||||
| CONFIG_CMD_MII=y |  | ||||||
| CONFIG_CMD_PING=y |  | ||||||
| CONFIG_CMD_DATE=y |  | ||||||
| CONFIG_MP=y |  | ||||||
| # CONFIG_CMD_HASH is not set |  | ||||||
| CONFIG_CMD_EXT2=y |  | ||||||
| CONFIG_CMD_FAT=y |  | ||||||
| CONFIG_ENV_OVERWRITE=y |  | ||||||
| CONFIG_ENV_IS_IN_NAND=y |  | ||||||
| CONFIG_SYS_RELOC_GD_ENV_ADDR=y |  | ||||||
| CONFIG_FSL_ESDHC=y |  | ||||||
| CONFIG_MTD=y |  | ||||||
| CONFIG_MTD_NOR_FLASH=y |  | ||||||
| CONFIG_FLASH_CFI_DRIVER=y |  | ||||||
| CONFIG_SYS_FLASH_USE_BUFFER_WRITE=y |  | ||||||
| CONFIG_SYS_FLASH_CFI=y |  | ||||||
| CONFIG_MTD_RAW_NAND=y |  | ||||||
| CONFIG_SPI_FLASH=y |  | ||||||
| CONFIG_SF_DEFAULT_MODE=0 |  | ||||||
| CONFIG_SF_DEFAULT_SPEED=10000000 |  | ||||||
| CONFIG_SPI_FLASH_SPANSION=y |  | ||||||
| CONFIG_PHY_ATHEROS=y |  | ||||||
| CONFIG_PHY_BROADCOM=y |  | ||||||
| CONFIG_PHY_DAVICOM=y |  | ||||||
| CONFIG_PHY_LXT=y |  | ||||||
| CONFIG_PHY_MARVELL=y |  | ||||||
| CONFIG_PHY_NATSEMI=y |  | ||||||
| CONFIG_PHY_REALTEK=y |  | ||||||
| CONFIG_PHY_SMSC=y |  | ||||||
| CONFIG_PHY_VITESSE=y |  | ||||||
| CONFIG_PHY_GIGE=y |  | ||||||
| CONFIG_E1000=y |  | ||||||
| CONFIG_MII=y |  | ||||||
| CONFIG_TSEC_ENET=y |  | ||||||
| CONFIG_SYS_QE_FMAN_FW_IN_NOR=y |  | ||||||
| CONFIG_SYS_NS16550=y |  | ||||||
| CONFIG_SPI=y |  | ||||||
| CONFIG_FSL_ESPI=y |  | ||||||
| CONFIG_USB=y |  | ||||||
| CONFIG_USB_STORAGE=y |  | ||||||
| CONFIG_OF_LIBFDT=y |  | ||||||
|  | @ -1,74 +0,0 @@ | ||||||
| CONFIG_PPC=y |  | ||||||
| CONFIG_SYS_TEXT_BASE=0x11001000 |  | ||||||
| CONFIG_SPL_LIBCOMMON_SUPPORT=y |  | ||||||
| CONFIG_SPL_LIBGENERIC_SUPPORT=y |  | ||||||
| CONFIG_ENV_SIZE=0x2000 |  | ||||||
| CONFIG_ENV_OFFSET=0x0 |  | ||||||
| CONFIG_SPL_TEXT_BASE=0xf8f81000 |  | ||||||
| CONFIG_SPL_MMC_SUPPORT=y |  | ||||||
| CONFIG_SPL_SERIAL_SUPPORT=y |  | ||||||
| CONFIG_SPL=y |  | ||||||
| CONFIG_MPC85xx=y |  | ||||||
| # CONFIG_CMD_ERRATA is not set |  | ||||||
| CONFIG_TARGET_P1025RDB=y |  | ||||||
| CONFIG_FIT=y |  | ||||||
| CONFIG_FIT_VERBOSE=y |  | ||||||
| CONFIG_OF_BOARD_SETUP=y |  | ||||||
| CONFIG_OF_STDOUT_VIA_ALIAS=y |  | ||||||
| CONFIG_SYS_EXTRA_OPTIONS="SDCARD" |  | ||||||
| CONFIG_BOOTDELAY=10 |  | ||||||
| # CONFIG_MISC_INIT_R is not set |  | ||||||
| CONFIG_BOARD_EARLY_INIT_F=y |  | ||||||
| CONFIG_BOARD_EARLY_INIT_R=y |  | ||||||
| # CONFIG_SPL_FRAMEWORK is not set |  | ||||||
| CONFIG_SPL_MMC_BOOT=y |  | ||||||
| CONFIG_SPL_ENV_SUPPORT=y |  | ||||||
| CONFIG_SPL_I2C_SUPPORT=y |  | ||||||
| CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT=y |  | ||||||
| CONFIG_HUSH_PARSER=y |  | ||||||
| # CONFIG_AUTO_COMPLETE is not set |  | ||||||
| CONFIG_CMD_IMLS=y |  | ||||||
| CONFIG_CMD_I2C=y |  | ||||||
| CONFIG_CMD_MMC=y |  | ||||||
| CONFIG_CMD_PCI=y |  | ||||||
| CONFIG_CMD_SF=y |  | ||||||
| CONFIG_CMD_USB=y |  | ||||||
| CONFIG_CMD_MII=y |  | ||||||
| CONFIG_CMD_PING=y |  | ||||||
| CONFIG_CMD_DATE=y |  | ||||||
| CONFIG_MP=y |  | ||||||
| # CONFIG_CMD_HASH is not set |  | ||||||
| CONFIG_CMD_EXT2=y |  | ||||||
| CONFIG_CMD_FAT=y |  | ||||||
| CONFIG_ENV_OVERWRITE=y |  | ||||||
| CONFIG_ENV_IS_IN_MMC=y |  | ||||||
| CONFIG_SYS_RELOC_GD_ENV_ADDR=y |  | ||||||
| CONFIG_FSL_ESDHC=y |  | ||||||
| CONFIG_MTD_NOR_FLASH=y |  | ||||||
| CONFIG_FLASH_CFI_DRIVER=y |  | ||||||
| CONFIG_SYS_FLASH_USE_BUFFER_WRITE=y |  | ||||||
| CONFIG_SYS_FLASH_CFI=y |  | ||||||
| CONFIG_SPI_FLASH=y |  | ||||||
| CONFIG_SF_DEFAULT_MODE=0 |  | ||||||
| CONFIG_SF_DEFAULT_SPEED=10000000 |  | ||||||
| CONFIG_SPI_FLASH_SPANSION=y |  | ||||||
| CONFIG_PHY_ATHEROS=y |  | ||||||
| CONFIG_PHY_BROADCOM=y |  | ||||||
| CONFIG_PHY_DAVICOM=y |  | ||||||
| CONFIG_PHY_LXT=y |  | ||||||
| CONFIG_PHY_MARVELL=y |  | ||||||
| CONFIG_PHY_NATSEMI=y |  | ||||||
| CONFIG_PHY_REALTEK=y |  | ||||||
| CONFIG_PHY_SMSC=y |  | ||||||
| CONFIG_PHY_VITESSE=y |  | ||||||
| CONFIG_PHY_GIGE=y |  | ||||||
| CONFIG_E1000=y |  | ||||||
| CONFIG_MII=y |  | ||||||
| CONFIG_TSEC_ENET=y |  | ||||||
| CONFIG_SYS_QE_FMAN_FW_IN_NOR=y |  | ||||||
| CONFIG_SYS_NS16550=y |  | ||||||
| CONFIG_SPI=y |  | ||||||
| CONFIG_FSL_ESPI=y |  | ||||||
| CONFIG_USB=y |  | ||||||
| CONFIG_USB_STORAGE=y |  | ||||||
| CONFIG_OF_LIBFDT=y |  | ||||||
|  | @ -1,77 +0,0 @@ | ||||||
| CONFIG_PPC=y |  | ||||||
| CONFIG_SYS_TEXT_BASE=0x11001000 |  | ||||||
| CONFIG_SPL_LIBCOMMON_SUPPORT=y |  | ||||||
| CONFIG_SPL_LIBGENERIC_SUPPORT=y |  | ||||||
| CONFIG_ENV_SIZE=0x2000 |  | ||||||
| CONFIG_ENV_OFFSET=0x100000 |  | ||||||
| CONFIG_ENV_SECT_SIZE=0x10000 |  | ||||||
| CONFIG_SPL_TEXT_BASE=0xf8f81000 |  | ||||||
| CONFIG_SPL_SERIAL_SUPPORT=y |  | ||||||
| CONFIG_SPL=y |  | ||||||
| CONFIG_SPL_SPI_FLASH_SUPPORT=y |  | ||||||
| CONFIG_SPL_SPI_SUPPORT=y |  | ||||||
| CONFIG_MPC85xx=y |  | ||||||
| # CONFIG_CMD_ERRATA is not set |  | ||||||
| CONFIG_TARGET_P1025RDB=y |  | ||||||
| CONFIG_FIT=y |  | ||||||
| CONFIG_FIT_VERBOSE=y |  | ||||||
| CONFIG_OF_BOARD_SETUP=y |  | ||||||
| CONFIG_OF_STDOUT_VIA_ALIAS=y |  | ||||||
| CONFIG_SYS_EXTRA_OPTIONS="SPIFLASH" |  | ||||||
| CONFIG_BOOTDELAY=10 |  | ||||||
| # CONFIG_MISC_INIT_R is not set |  | ||||||
| CONFIG_BOARD_EARLY_INIT_F=y |  | ||||||
| CONFIG_BOARD_EARLY_INIT_R=y |  | ||||||
| # CONFIG_SPL_FRAMEWORK is not set |  | ||||||
| CONFIG_SPL_SPI_BOOT=y |  | ||||||
| CONFIG_SPL_ENV_SUPPORT=y |  | ||||||
| CONFIG_SPL_I2C_SUPPORT=y |  | ||||||
| CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT=y |  | ||||||
| CONFIG_HUSH_PARSER=y |  | ||||||
| # CONFIG_AUTO_COMPLETE is not set |  | ||||||
| CONFIG_CMD_IMLS=y |  | ||||||
| CONFIG_CMD_I2C=y |  | ||||||
| CONFIG_CMD_MMC=y |  | ||||||
| CONFIG_CMD_PCI=y |  | ||||||
| CONFIG_CMD_SF=y |  | ||||||
| CONFIG_CMD_USB=y |  | ||||||
| CONFIG_CMD_MII=y |  | ||||||
| CONFIG_CMD_PING=y |  | ||||||
| CONFIG_CMD_DATE=y |  | ||||||
| CONFIG_MP=y |  | ||||||
| # CONFIG_CMD_HASH is not set |  | ||||||
| CONFIG_CMD_EXT2=y |  | ||||||
| CONFIG_CMD_FAT=y |  | ||||||
| CONFIG_ENV_OVERWRITE=y |  | ||||||
| CONFIG_ENV_IS_IN_SPI_FLASH=y |  | ||||||
| CONFIG_SYS_RELOC_GD_ENV_ADDR=y |  | ||||||
| CONFIG_FSL_ESDHC=y |  | ||||||
| CONFIG_MTD=y |  | ||||||
| CONFIG_MTD_NOR_FLASH=y |  | ||||||
| CONFIG_FLASH_CFI_DRIVER=y |  | ||||||
| CONFIG_SYS_FLASH_USE_BUFFER_WRITE=y |  | ||||||
| CONFIG_SYS_FLASH_CFI=y |  | ||||||
| CONFIG_SPI_FLASH=y |  | ||||||
| CONFIG_SF_DEFAULT_MODE=0 |  | ||||||
| CONFIG_SF_DEFAULT_SPEED=10000000 |  | ||||||
| CONFIG_SPI_FLASH_SPANSION=y |  | ||||||
| CONFIG_PHY_ATHEROS=y |  | ||||||
| CONFIG_PHY_BROADCOM=y |  | ||||||
| CONFIG_PHY_DAVICOM=y |  | ||||||
| CONFIG_PHY_LXT=y |  | ||||||
| CONFIG_PHY_MARVELL=y |  | ||||||
| CONFIG_PHY_NATSEMI=y |  | ||||||
| CONFIG_PHY_REALTEK=y |  | ||||||
| CONFIG_PHY_SMSC=y |  | ||||||
| CONFIG_PHY_VITESSE=y |  | ||||||
| CONFIG_PHY_GIGE=y |  | ||||||
| CONFIG_E1000=y |  | ||||||
| CONFIG_MII=y |  | ||||||
| CONFIG_TSEC_ENET=y |  | ||||||
| CONFIG_SYS_QE_FMAN_FW_IN_NOR=y |  | ||||||
| CONFIG_SYS_NS16550=y |  | ||||||
| CONFIG_SPI=y |  | ||||||
| CONFIG_FSL_ESPI=y |  | ||||||
| CONFIG_USB=y |  | ||||||
| CONFIG_USB_STORAGE=y |  | ||||||
| CONFIG_OF_LIBFDT=y |  | ||||||
|  | @ -1,63 +0,0 @@ | ||||||
| CONFIG_PPC=y |  | ||||||
| CONFIG_SYS_TEXT_BASE=0xEFF40000 |  | ||||||
| CONFIG_ENV_SIZE=0x2000 |  | ||||||
| CONFIG_ENV_SECT_SIZE=0x20000 |  | ||||||
| CONFIG_MPC85xx=y |  | ||||||
| # CONFIG_CMD_ERRATA is not set |  | ||||||
| CONFIG_TARGET_P1025RDB=y |  | ||||||
| CONFIG_FIT=y |  | ||||||
| CONFIG_FIT_VERBOSE=y |  | ||||||
| CONFIG_OF_BOARD_SETUP=y |  | ||||||
| CONFIG_OF_STDOUT_VIA_ALIAS=y |  | ||||||
| CONFIG_BOOTDELAY=10 |  | ||||||
| # CONFIG_MISC_INIT_R is not set |  | ||||||
| CONFIG_BOARD_EARLY_INIT_F=y |  | ||||||
| CONFIG_BOARD_EARLY_INIT_R=y |  | ||||||
| CONFIG_HUSH_PARSER=y |  | ||||||
| # CONFIG_AUTO_COMPLETE is not set |  | ||||||
| CONFIG_CMD_IMLS=y |  | ||||||
| CONFIG_CMD_I2C=y |  | ||||||
| CONFIG_CMD_MMC=y |  | ||||||
| CONFIG_CMD_PCI=y |  | ||||||
| CONFIG_CMD_SF=y |  | ||||||
| CONFIG_CMD_USB=y |  | ||||||
| CONFIG_CMD_MII=y |  | ||||||
| CONFIG_CMD_PING=y |  | ||||||
| CONFIG_CMD_DATE=y |  | ||||||
| CONFIG_MP=y |  | ||||||
| # CONFIG_CMD_HASH is not set |  | ||||||
| CONFIG_CMD_EXT2=y |  | ||||||
| CONFIG_CMD_FAT=y |  | ||||||
| CONFIG_ENV_OVERWRITE=y |  | ||||||
| CONFIG_ENV_IS_IN_FLASH=y |  | ||||||
| CONFIG_ENV_ADDR=0xEFF20000 |  | ||||||
| CONFIG_FSL_ESDHC=y |  | ||||||
| CONFIG_MTD=y |  | ||||||
| CONFIG_MTD_NOR_FLASH=y |  | ||||||
| CONFIG_FLASH_CFI_DRIVER=y |  | ||||||
| CONFIG_SYS_FLASH_USE_BUFFER_WRITE=y |  | ||||||
| CONFIG_SYS_FLASH_CFI=y |  | ||||||
| CONFIG_SPI_FLASH=y |  | ||||||
| CONFIG_SF_DEFAULT_MODE=0 |  | ||||||
| CONFIG_SF_DEFAULT_SPEED=10000000 |  | ||||||
| CONFIG_SPI_FLASH_SPANSION=y |  | ||||||
| CONFIG_PHY_ATHEROS=y |  | ||||||
| CONFIG_PHY_BROADCOM=y |  | ||||||
| CONFIG_PHY_DAVICOM=y |  | ||||||
| CONFIG_PHY_LXT=y |  | ||||||
| CONFIG_PHY_MARVELL=y |  | ||||||
| CONFIG_PHY_NATSEMI=y |  | ||||||
| CONFIG_PHY_REALTEK=y |  | ||||||
| CONFIG_PHY_SMSC=y |  | ||||||
| CONFIG_PHY_VITESSE=y |  | ||||||
| CONFIG_PHY_GIGE=y |  | ||||||
| CONFIG_E1000=y |  | ||||||
| CONFIG_MII=y |  | ||||||
| CONFIG_TSEC_ENET=y |  | ||||||
| CONFIG_SYS_QE_FMAN_FW_IN_NOR=y |  | ||||||
| CONFIG_SYS_NS16550=y |  | ||||||
| CONFIG_SPI=y |  | ||||||
| CONFIG_FSL_ESPI=y |  | ||||||
| CONFIG_USB=y |  | ||||||
| CONFIG_USB_STORAGE=y |  | ||||||
| CONFIG_OF_LIBFDT=y |  | ||||||
|  | @ -104,21 +104,6 @@ | ||||||
| #define CONFIG_SYS_L2_SIZE	(256 << 10) | #define CONFIG_SYS_L2_SIZE	(256 << 10) | ||||||
| #endif | #endif | ||||||
| 
 | 
 | ||||||
| #if defined(CONFIG_TARGET_P1025RDB) |  | ||||||
| #define CONFIG_BOARDNAME "P1025RDB" |  | ||||||
| #define CONFIG_NAND_FSL_ELBC |  | ||||||
| #define CONFIG_SLIC |  | ||||||
| 
 |  | ||||||
| #define CONFIG_SYS_LBC_LBCR	0x00080000	/* Implement conversion of |  | ||||||
| 						addresses in the LBC */ |  | ||||||
| #define __SW_BOOT_MASK		0xf3 |  | ||||||
| #define __SW_BOOT_NOR		0x00 |  | ||||||
| #define __SW_BOOT_SPI		0x08 |  | ||||||
| #define __SW_BOOT_SD		0x04 |  | ||||||
| #define __SW_BOOT_NAND		0x0c |  | ||||||
| #define CONFIG_SYS_L2_SIZE	(256 << 10) |  | ||||||
| #endif |  | ||||||
| 
 |  | ||||||
| #if defined(CONFIG_TARGET_P2020RDB) | #if defined(CONFIG_TARGET_P2020RDB) | ||||||
| #define CONFIG_BOARDNAME "P2020RDB-PC" | #define CONFIG_BOARDNAME "P2020RDB-PC" | ||||||
| #define CONFIG_NAND_FSL_ELBC | #define CONFIG_NAND_FSL_ELBC | ||||||
|  | @ -655,42 +640,6 @@ | ||||||
| #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000 | #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000 | ||||||
| #endif /* CONFIG_QE */ | #endif /* CONFIG_QE */ | ||||||
| 
 | 
 | ||||||
| #ifdef CONFIG_TARGET_P1025RDB |  | ||||||
| /*
 |  | ||||||
|  * QE UEC ethernet configuration |  | ||||||
|  */ |  | ||||||
| #define CONFIG_MIIM_ADDRESS	(CONFIG_SYS_CCSRBAR + 0x82120) |  | ||||||
| 
 |  | ||||||
| #undef CONFIG_UEC_ETH |  | ||||||
| #define CONFIG_PHY_MODE_NEED_CHANGE |  | ||||||
| 
 |  | ||||||
| #define CONFIG_UEC_ETH1	/* ETH1 */ |  | ||||||
| #define CONFIG_HAS_ETH0 |  | ||||||
| 
 |  | ||||||
| #ifdef CONFIG_UEC_ETH1 |  | ||||||
| #define CONFIG_SYS_UEC1_UCC_NUM	0	/* UCC1 */ |  | ||||||
| #define CONFIG_SYS_UEC1_RX_CLK	QE_CLK12 /* CLK12 for MII */ |  | ||||||
| #define CONFIG_SYS_UEC1_TX_CLK	QE_CLK9 /* CLK9 for MII */ |  | ||||||
| #define CONFIG_SYS_UEC1_ETH_TYPE	FAST_ETH |  | ||||||
| #define CONFIG_SYS_UEC1_PHY_ADDR	0x0	/* 0x0 for MII */ |  | ||||||
| #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII |  | ||||||
| #define CONFIG_SYS_UEC1_INTERFACE_SPEED	100 |  | ||||||
| #endif /* CONFIG_UEC_ETH1 */ |  | ||||||
| 
 |  | ||||||
| #define CONFIG_UEC_ETH5	/* ETH5 */ |  | ||||||
| #define CONFIG_HAS_ETH1 |  | ||||||
| 
 |  | ||||||
| #ifdef CONFIG_UEC_ETH5 |  | ||||||
| #define CONFIG_SYS_UEC5_UCC_NUM	4	/* UCC5 */ |  | ||||||
| #define CONFIG_SYS_UEC5_RX_CLK	QE_CLK_NONE |  | ||||||
| #define CONFIG_SYS_UEC5_TX_CLK	QE_CLK13 /* CLK 13 for RMII */ |  | ||||||
| #define CONFIG_SYS_UEC5_ETH_TYPE	FAST_ETH |  | ||||||
| #define CONFIG_SYS_UEC5_PHY_ADDR	0x3	/* 0x3 for RMII */ |  | ||||||
| #define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII |  | ||||||
| #define CONFIG_SYS_UEC5_INTERFACE_SPEED	100 |  | ||||||
| #endif /* CONFIG_UEC_ETH5 */ |  | ||||||
| #endif /* CONFIG_TARGET_P1025RDB */ |  | ||||||
| 
 |  | ||||||
| /*
 | /*
 | ||||||
|  * Environment |  * Environment | ||||||
|  */ |  */ | ||||||
|  |  | ||||||
		Loading…
	
		Reference in New Issue