mx6qsabresd: add usdhc2 and usdhc4 support
The on-board number of available usdhc devices is something board specific. The patch moves CONFIG_SYS_FSL_USDHC_NUM out of mx6qsabre_common.h and adds usdhc2 and usdhc4 support for mx6qsabresd board. To keep the default mmc device for environment same as before (usdhc3), it moves CONFIG_SYS_MMC_ENV_DEV out of mx6qsabre_common.h and changes it to 1 for mx6qsabresd. Signed-off-by: Shawn Guo <shawn.guo@linaro.org>
This commit is contained in:
		
							parent
							
								
									fb8302bfc5
								
							
						
					
					
						commit
						de7d02aeba
					
				|  | @ -86,6 +86,20 @@ static void setup_iomux_enet(void) | ||||||
| 	gpio_set_value(IMX_GPIO_NR(1, 25), 1); | 	gpio_set_value(IMX_GPIO_NR(1, 25), 1); | ||||||
| } | } | ||||||
| 
 | 
 | ||||||
|  | iomux_v3_cfg_t const usdhc2_pads[] = { | ||||||
|  | 	MX6Q_PAD_SD2_CLK__USDHC2_CLK	| MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | 	MX6Q_PAD_SD2_CMD__USDHC2_CMD	| MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | 	MX6Q_PAD_SD2_DAT0__USDHC2_DAT0	| MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | 	MX6Q_PAD_SD2_DAT1__USDHC2_DAT1	| MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | 	MX6Q_PAD_SD2_DAT2__USDHC2_DAT2	| MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | 	MX6Q_PAD_SD2_DAT3__USDHC2_DAT3	| MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | 	MX6Q_PAD_NANDF_D4__USDHC2_DAT4	| MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | 	MX6Q_PAD_NANDF_D5__USDHC2_DAT5	| MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | 	MX6Q_PAD_NANDF_D6__USDHC2_DAT6	| MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | 	MX6Q_PAD_NANDF_D7__USDHC2_DAT7	| MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | 	MX6Q_PAD_NANDF_D2__GPIO_2_2	| MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */ | ||||||
|  | }; | ||||||
|  | 
 | ||||||
| iomux_v3_cfg_t const usdhc3_pads[] = { | iomux_v3_cfg_t const usdhc3_pads[] = { | ||||||
| 	MX6Q_PAD_SD3_CLK__USDHC3_CLK   | MUX_PAD_CTRL(USDHC_PAD_CTRL), | 	MX6Q_PAD_SD3_CLK__USDHC3_CLK   | MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
| 	MX6Q_PAD_SD3_CMD__USDHC3_CMD   | MUX_PAD_CTRL(USDHC_PAD_CTRL), | 	MX6Q_PAD_SD3_CMD__USDHC3_CMD   | MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | @ -100,28 +114,82 @@ iomux_v3_cfg_t const usdhc3_pads[] = { | ||||||
| 	MX6Q_PAD_NANDF_D0__GPIO_2_0    | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */ | 	MX6Q_PAD_NANDF_D0__GPIO_2_0    | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */ | ||||||
| }; | }; | ||||||
| 
 | 
 | ||||||
|  | iomux_v3_cfg_t const usdhc4_pads[] = { | ||||||
|  | 	MX6Q_PAD_SD4_CLK__USDHC4_CLK   | MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | 	MX6Q_PAD_SD4_CMD__USDHC4_CMD   | MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | 	MX6Q_PAD_SD4_DAT0__USDHC4_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | 	MX6Q_PAD_SD4_DAT1__USDHC4_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | 	MX6Q_PAD_SD4_DAT2__USDHC4_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | 	MX6Q_PAD_SD4_DAT3__USDHC4_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | 	MX6Q_PAD_SD4_DAT4__USDHC4_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | 	MX6Q_PAD_SD4_DAT5__USDHC4_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | 	MX6Q_PAD_SD4_DAT6__USDHC4_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | 	MX6Q_PAD_SD4_DAT7__USDHC4_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL), | ||||||
|  | }; | ||||||
|  | 
 | ||||||
| static void setup_iomux_uart(void) | static void setup_iomux_uart(void) | ||||||
| { | { | ||||||
| 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads)); | 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads)); | ||||||
| } | } | ||||||
| 
 | 
 | ||||||
| #ifdef CONFIG_FSL_ESDHC | #ifdef CONFIG_FSL_ESDHC | ||||||
| struct fsl_esdhc_cfg usdhc_cfg[1] = { | struct fsl_esdhc_cfg usdhc_cfg[3] = { | ||||||
|  | 	{USDHC2_BASE_ADDR}, | ||||||
| 	{USDHC3_BASE_ADDR}, | 	{USDHC3_BASE_ADDR}, | ||||||
|  | 	{USDHC4_BASE_ADDR}, | ||||||
| }; | }; | ||||||
| 
 | 
 | ||||||
|  | #define USDHC2_CD_GPIO	IMX_GPIO_NR(2, 2) | ||||||
|  | #define USDHC3_CD_GPIO	IMX_GPIO_NR(2, 0) | ||||||
|  | 
 | ||||||
| int board_mmc_getcd(struct mmc *mmc) | int board_mmc_getcd(struct mmc *mmc) | ||||||
| { | { | ||||||
| 	gpio_direction_input(IMX_GPIO_NR(2, 0)); | 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; | ||||||
| 	return !gpio_get_value(IMX_GPIO_NR(2, 0)); | 
 | ||||||
|  | 	switch (cfg->esdhc_base) { | ||||||
|  | 	case USDHC2_BASE_ADDR: | ||||||
|  | 		return !gpio_get_value(USDHC2_CD_GPIO); | ||||||
|  | 	case USDHC3_BASE_ADDR: | ||||||
|  | 		return !gpio_get_value(USDHC3_CD_GPIO); | ||||||
|  | 	default: | ||||||
|  | 		return 1; /* eMMC/uSDHC4 is always present */ | ||||||
|  | 	} | ||||||
| } | } | ||||||
| 
 | 
 | ||||||
| int board_mmc_init(bd_t *bis) | int board_mmc_init(bd_t *bis) | ||||||
| { | { | ||||||
| 	imx_iomux_v3_setup_multiple_pads(usdhc3_pads, ARRAY_SIZE(usdhc3_pads)); | 	int i; | ||||||
| 
 | 
 | ||||||
| 	usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK); | 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) { | ||||||
| 	return fsl_esdhc_initialize(bis, &usdhc_cfg[0]); | 		switch (i) { | ||||||
|  | 		case 0: | ||||||
|  | 			imx_iomux_v3_setup_multiple_pads( | ||||||
|  | 				usdhc2_pads, ARRAY_SIZE(usdhc2_pads)); | ||||||
|  | 			gpio_direction_input(USDHC2_CD_GPIO); | ||||||
|  | 			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK); | ||||||
|  | 			break; | ||||||
|  | 		case 1: | ||||||
|  | 			imx_iomux_v3_setup_multiple_pads( | ||||||
|  | 				usdhc3_pads, ARRAY_SIZE(usdhc3_pads)); | ||||||
|  | 			gpio_direction_input(USDHC3_CD_GPIO); | ||||||
|  | 			usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK); | ||||||
|  | 			break; | ||||||
|  | 		case 2: | ||||||
|  | 			imx_iomux_v3_setup_multiple_pads( | ||||||
|  | 				usdhc4_pads, ARRAY_SIZE(usdhc4_pads)); | ||||||
|  | 			usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK); | ||||||
|  | 			break; | ||||||
|  | 		default: | ||||||
|  | 			printf("Warning: you configured more USDHC controllers" | ||||||
|  | 				"(%d) than supported by the board\n", i + 1); | ||||||
|  | 			return 0; | ||||||
|  | 	       } | ||||||
|  | 
 | ||||||
|  | 	       if (fsl_esdhc_initialize(bis, &usdhc_cfg[i])) | ||||||
|  | 			printf("Warning: failed to initialize mmc dev %d\n", i); | ||||||
|  | 	} | ||||||
|  | 
 | ||||||
|  | 	return 0; | ||||||
| } | } | ||||||
| #endif | #endif | ||||||
| 
 | 
 | ||||||
|  |  | ||||||
|  | @ -41,7 +41,6 @@ | ||||||
| #define CONFIG_FSL_ESDHC | #define CONFIG_FSL_ESDHC | ||||||
| #define CONFIG_FSL_USDHC | #define CONFIG_FSL_USDHC | ||||||
| #define CONFIG_SYS_FSL_ESDHC_ADDR      0 | #define CONFIG_SYS_FSL_ESDHC_ADDR      0 | ||||||
| #define CONFIG_SYS_FSL_USDHC_NUM       2 |  | ||||||
| 
 | 
 | ||||||
| #define CONFIG_MMC | #define CONFIG_MMC | ||||||
| #define CONFIG_CMD_MMC | #define CONFIG_CMD_MMC | ||||||
|  | @ -166,7 +165,6 @@ | ||||||
| 
 | 
 | ||||||
| #if defined(CONFIG_ENV_IS_IN_MMC) | #if defined(CONFIG_ENV_IS_IN_MMC) | ||||||
| #define CONFIG_ENV_OFFSET		(6 * 64 * 1024) | #define CONFIG_ENV_OFFSET		(6 * 64 * 1024) | ||||||
| #define CONFIG_SYS_MMC_ENV_DEV		0 |  | ||||||
| #endif | #endif | ||||||
| 
 | 
 | ||||||
| #define CONFIG_OF_LIBFDT | #define CONFIG_OF_LIBFDT | ||||||
|  |  | ||||||
|  | @ -20,4 +20,9 @@ | ||||||
| 
 | 
 | ||||||
| #include "mx6qsabre_common.h" | #include "mx6qsabre_common.h" | ||||||
| 
 | 
 | ||||||
|  | #define CONFIG_SYS_FSL_USDHC_NUM	2 | ||||||
|  | #if defined(CONFIG_ENV_IS_IN_MMC) | ||||||
|  | #define CONFIG_SYS_MMC_ENV_DEV		0 | ||||||
|  | #endif | ||||||
|  | 
 | ||||||
| #endif                         /* __MX6QSABREAUTO_CONFIG_H */ | #endif                         /* __MX6QSABREAUTO_CONFIG_H */ | ||||||
|  |  | ||||||
|  | @ -25,4 +25,9 @@ | ||||||
| 
 | 
 | ||||||
| #include "mx6qsabre_common.h" | #include "mx6qsabre_common.h" | ||||||
| 
 | 
 | ||||||
|  | #define CONFIG_SYS_FSL_USDHC_NUM	3 | ||||||
|  | #if defined(CONFIG_ENV_IS_IN_MMC) | ||||||
|  | #define CONFIG_SYS_MMC_ENV_DEV		1 | ||||||
|  | #endif | ||||||
|  | 
 | ||||||
| #endif                         /* __MX6QSABRESD_CONFIG_H */ | #endif                         /* __MX6QSABRESD_CONFIG_H */ | ||||||
|  |  | ||||||
		Loading…
	
		Reference in New Issue