656 lines
		
	
	
		
			21 KiB
		
	
	
	
		
			C
		
	
	
	
			
		
		
	
	
			656 lines
		
	
	
		
			21 KiB
		
	
	
	
		
			C
		
	
	
	
| /*
 | |
|  * Copyright 2011-2012 Freescale Semiconductor, Inc.
 | |
|  *
 | |
|  * SPDX-License-Identifier:	GPL-2.0+
 | |
|  */
 | |
| 
 | |
| /*
 | |
|  * P2041 RDB board configuration file
 | |
|  * Also supports P2040 RDB
 | |
|  */
 | |
| #ifndef __CONFIG_H
 | |
| #define __CONFIG_H
 | |
| 
 | |
| #ifdef CONFIG_RAMBOOT_PBL
 | |
| #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
 | |
| #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
 | |
| #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
 | |
| #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p2041rdb.cfg
 | |
| #endif
 | |
| 
 | |
| #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
 | |
| /* Set 1M boot space */
 | |
| #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
 | |
| #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
 | |
| 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
 | |
| #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
 | |
| #endif
 | |
| 
 | |
| /* High Level Configuration Options */
 | |
| #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
 | |
| #define CONFIG_MP			/* support multiple processors */
 | |
| 
 | |
| #ifndef CONFIG_RESET_VECTOR_ADDRESS
 | |
| #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
 | |
| #endif
 | |
| 
 | |
| #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
 | |
| #define CONFIG_SYS_NUM_CPC		CONFIG_SYS_NUM_DDR_CTLRS
 | |
| #define CONFIG_PCIE1			/* PCIE controller 1 */
 | |
| #define CONFIG_PCIE2			/* PCIE controller 2 */
 | |
| #define CONFIG_PCIE3			/* PCIE controller 3 */
 | |
| #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
 | |
| #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
 | |
| 
 | |
| #define CONFIG_SYS_SRIO
 | |
| #define CONFIG_SRIO1			/* SRIO port 1 */
 | |
| #define CONFIG_SRIO2			/* SRIO port 2 */
 | |
| #define CONFIG_SRIO_PCIE_BOOT_MASTER
 | |
| #define CONFIG_SYS_DPAA_RMAN		/* RMan */
 | |
| 
 | |
| #define CONFIG_ENV_OVERWRITE
 | |
| 
 | |
| #ifndef CONFIG_MTD_NOR_FLASH
 | |
| #else
 | |
| #define CONFIG_FLASH_CFI_DRIVER
 | |
| #define CONFIG_SYS_FLASH_CFI
 | |
| #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
 | |
| #endif
 | |
| 
 | |
| #if defined(CONFIG_SPIFLASH)
 | |
| 	#define CONFIG_SYS_EXTRA_ENV_RELOC
 | |
| 	#define CONFIG_ENV_SPI_BUS              0
 | |
| 	#define CONFIG_ENV_SPI_CS               0
 | |
| 	#define CONFIG_ENV_SPI_MAX_HZ           10000000
 | |
| 	#define CONFIG_ENV_SPI_MODE             0
 | |
| 	#define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
 | |
| 	#define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
 | |
| 	#define CONFIG_ENV_SECT_SIZE            0x10000
 | |
| #elif defined(CONFIG_SDCARD)
 | |
| 	#define CONFIG_SYS_EXTRA_ENV_RELOC
 | |
| 	#define CONFIG_FSL_FIXED_MMC_LOCATION
 | |
| 	#define CONFIG_SYS_MMC_ENV_DEV          0
 | |
| 	#define CONFIG_ENV_SIZE			0x2000
 | |
| 	#define CONFIG_ENV_OFFSET		(512 * 1658)
 | |
| #elif defined(CONFIG_NAND)
 | |
| #define CONFIG_SYS_EXTRA_ENV_RELOC
 | |
| #define CONFIG_ENV_SIZE			CONFIG_SYS_NAND_BLOCK_SIZE
 | |
| #define CONFIG_ENV_OFFSET		(7 * CONFIG_SYS_NAND_BLOCK_SIZE)
 | |
| #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
 | |
| #define CONFIG_ENV_ADDR		0xffe20000
 | |
| #define CONFIG_ENV_SIZE		0x2000
 | |
| #elif defined(CONFIG_ENV_IS_NOWHERE)
 | |
| #define CONFIG_ENV_SIZE		0x2000
 | |
| #else
 | |
| 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE \
 | |
| 			- CONFIG_ENV_SECT_SIZE)
 | |
| 	#define CONFIG_ENV_SIZE		0x2000
 | |
| 	#define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
 | |
| #endif
 | |
| 
 | |
| #ifndef __ASSEMBLY__
 | |
| unsigned long get_board_sys_clk(unsigned long dummy);
 | |
| #endif
 | |
| #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
 | |
| 
 | |
| /*
 | |
|  * These can be toggled for performance analysis, otherwise use default.
 | |
|  */
 | |
| #define CONFIG_SYS_CACHE_STASHING
 | |
| #define CONFIG_BACKSIDE_L2_CACHE
 | |
| #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
 | |
| #define CONFIG_BTB			/* toggle branch predition */
 | |
| 
 | |
| #define CONFIG_ENABLE_36BIT_PHYS
 | |
| 
 | |
| #ifdef CONFIG_PHYS_64BIT
 | |
| #define CONFIG_ADDR_MAP
 | |
| #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
 | |
| #endif
 | |
| 
 | |
| #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
 | |
| #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
 | |
| #define CONFIG_SYS_MEMTEST_END		0x00400000
 | |
| 
 | |
| /*
 | |
|  *  Config the L3 Cache as L3 SRAM
 | |
|  */
 | |
| #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
 | |
| #ifdef CONFIG_PHYS_64BIT
 | |
| #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | \
 | |
| 		CONFIG_RAMBOOT_TEXT_BASE)
 | |
| #else
 | |
| #define CONFIG_SYS_INIT_L3_ADDR_PHYS	CONFIG_SYS_INIT_L3_ADDR
 | |
| #endif
 | |
| #define CONFIG_SYS_L3_SIZE		(1024 << 10)
 | |
| #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
 | |
| 
 | |
| #ifdef CONFIG_PHYS_64BIT
 | |
| #define CONFIG_SYS_DCSRBAR		0xf0000000
 | |
| #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
 | |
| #endif
 | |
| 
 | |
| /* EEPROM */
 | |
| #define CONFIG_ID_EEPROM
 | |
| #define CONFIG_SYS_I2C_EEPROM_NXID
 | |
| #define CONFIG_SYS_EEPROM_BUS_NUM	0
 | |
| #define CONFIG_SYS_I2C_EEPROM_ADDR	0x50
 | |
| #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
 | |
| 
 | |
| /*
 | |
|  * DDR Setup
 | |
|  */
 | |
| #define CONFIG_VERY_BIG_RAM
 | |
| #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
 | |
| #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
 | |
| 
 | |
| #define CONFIG_DIMM_SLOTS_PER_CTLR	1
 | |
| #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
 | |
| 
 | |
| #define CONFIG_DDR_SPD
 | |
| 
 | |
| #define CONFIG_SYS_SPD_BUS_NUM	0
 | |
| #define SPD_EEPROM_ADDRESS	0x52
 | |
| #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
 | |
| 
 | |
| /*
 | |
|  * Local Bus Definitions
 | |
|  */
 | |
| 
 | |
| /* Set the local bus clock 1/8 of platform clock */
 | |
| #define CONFIG_SYS_LBC_LCRR		LCRR_CLKDIV_8
 | |
| 
 | |
| /*
 | |
|  * This board doesn't have a promjet connector.
 | |
|  * However, it uses commone corenet board LAW and TLB.
 | |
|  * It is necessary to use the same start address with proper offset.
 | |
|  */
 | |
| #define CONFIG_SYS_FLASH_BASE		0xe0000000
 | |
| #ifdef CONFIG_PHYS_64BIT
 | |
| #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
 | |
| #else
 | |
| #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
 | |
| #endif
 | |
| 
 | |
| #define CONFIG_SYS_FLASH_BR_PRELIM \
 | |
| 		(BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
 | |
| 		BR_PS_16 | BR_V)
 | |
| #define CONFIG_SYS_FLASH_OR_PRELIM \
 | |
| 		((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
 | |
| 		 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
 | |
| 
 | |
| #define CONFIG_FSL_CPLD
 | |
| #define CPLD_BASE		0xffdf0000	/* CPLD registers */
 | |
| #ifdef CONFIG_PHYS_64BIT
 | |
| #define CPLD_BASE_PHYS		0xfffdf0000ull
 | |
| #else
 | |
| #define CPLD_BASE_PHYS		CPLD_BASE
 | |
| #endif
 | |
| 
 | |
| #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
 | |
| #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
 | |
| 
 | |
| #define PIXIS_LBMAP_SWITCH	7
 | |
| #define PIXIS_LBMAP_MASK	0xf0
 | |
| #define PIXIS_LBMAP_SHIFT	4
 | |
| #define PIXIS_LBMAP_ALTBANK	0x40
 | |
| 
 | |
| #define CONFIG_SYS_FLASH_QUIET_TEST
 | |
| #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
 | |
| 
 | |
| #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */
 | |
| #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
 | |
| #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Erase Timeout (ms) */
 | |
| #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Write Timeout (ms) */
 | |
| 
 | |
| #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
 | |
| 
 | |
| #if defined(CONFIG_RAMBOOT_PBL)
 | |
| #define CONFIG_SYS_RAMBOOT
 | |
| #endif
 | |
| 
 | |
| #define CONFIG_NAND_FSL_ELBC
 | |
| /* Nand Flash */
 | |
| #ifdef CONFIG_NAND_FSL_ELBC
 | |
| #define CONFIG_SYS_NAND_BASE		0xffa00000
 | |
| #ifdef CONFIG_PHYS_64BIT
 | |
| #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
 | |
| #else
 | |
| #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
 | |
| #endif
 | |
| 
 | |
| #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
 | |
| #define CONFIG_SYS_MAX_NAND_DEVICE	1
 | |
| #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
 | |
| 
 | |
| /* NAND flash config */
 | |
| #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
 | |
| 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
 | |
| 			       | BR_PS_8	       /* Port Size = 8 bit */ \
 | |
| 			       | BR_MS_FCM	       /* MSEL = FCM */ \
 | |
| 			       | BR_V)		       /* valid */
 | |
| #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000	      /* length 256K */ \
 | |
| 			       | OR_FCM_PGS	       /* Large Page*/ \
 | |
| 			       | OR_FCM_CSCT \
 | |
| 			       | OR_FCM_CST \
 | |
| 			       | OR_FCM_CHT \
 | |
| 			       | OR_FCM_SCY_1 \
 | |
| 			       | OR_FCM_TRLX \
 | |
| 			       | OR_FCM_EHTR)
 | |
| 
 | |
| #ifdef CONFIG_NAND
 | |
| #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
 | |
| #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
 | |
| #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
 | |
| #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
 | |
| #else
 | |
| #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
 | |
| #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
 | |
| #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
 | |
| #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
 | |
| #endif
 | |
| #else
 | |
| #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
 | |
| #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
 | |
| #endif /* CONFIG_NAND_FSL_ELBC */
 | |
| 
 | |
| #define CONFIG_SYS_FLASH_EMPTY_INFO
 | |
| #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
 | |
| #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
 | |
| 
 | |
| #define CONFIG_MISC_INIT_R
 | |
| 
 | |
| #define CONFIG_HWCONFIG
 | |
| 
 | |
| /* define to use L1 as initial stack */
 | |
| #define CONFIG_L1_INIT_RAM
 | |
| #define CONFIG_SYS_INIT_RAM_LOCK
 | |
| #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
 | |
| #ifdef CONFIG_PHYS_64BIT
 | |
| #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
 | |
| #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
 | |
| /* The assembler doesn't like typecast */
 | |
| #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
 | |
| 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
 | |
| 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
 | |
| #else
 | |
| #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR
 | |
| #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
 | |
| #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
 | |
| #endif
 | |
| #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
 | |
| 
 | |
| #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
 | |
| 					GENERATED_GBL_DATA_SIZE)
 | |
| #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
 | |
| 
 | |
| #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
 | |
| #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)
 | |
| 
 | |
| /* Serial Port - controlled on board with jumper J8
 | |
|  * open - index 2
 | |
|  * shorted - index 1
 | |
|  */
 | |
| #define CONFIG_SYS_NS16550_SERIAL
 | |
| #define CONFIG_SYS_NS16550_REG_SIZE	1
 | |
| #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
 | |
| 
 | |
| #define CONFIG_SYS_BAUDRATE_TABLE	\
 | |
| 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
 | |
| 
 | |
| #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
 | |
| #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
 | |
| #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
 | |
| #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
 | |
| 
 | |
| /* I2C */
 | |
| #define CONFIG_SYS_I2C
 | |
| #define CONFIG_SYS_I2C_FSL
 | |
| #define CONFIG_SYS_FSL_I2C_SPEED	400000
 | |
| #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
 | |
| #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
 | |
| #define CONFIG_SYS_FSL_I2C2_SPEED	400000
 | |
| #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
 | |
| #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
 | |
| 
 | |
| /*
 | |
|  * RapidIO
 | |
|  */
 | |
| #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
 | |
| #ifdef CONFIG_PHYS_64BIT
 | |
| #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
 | |
| #else
 | |
| #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
 | |
| #endif
 | |
| #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
 | |
| 
 | |
| #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
 | |
| #ifdef CONFIG_PHYS_64BIT
 | |
| #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
 | |
| #else
 | |
| #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
 | |
| #endif
 | |
| #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
 | |
| 
 | |
| /*
 | |
|  * for slave u-boot IMAGE instored in master memory space,
 | |
|  * PHYS must be aligned based on the SIZE
 | |
|  */
 | |
| #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
 | |
| #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
 | |
| #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000	/* 1M */
 | |
| #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
 | |
| /*
 | |
|  * for slave UCODE and ENV instored in master memory space,
 | |
|  * PHYS must be aligned based on the SIZE
 | |
|  */
 | |
| #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
 | |
| #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
 | |
| #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000	/* 256K */
 | |
| 
 | |
| /* slave core release by master*/
 | |
| #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
 | |
| #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
 | |
| 
 | |
| /*
 | |
|  * SRIO_PCIE_BOOT - SLAVE
 | |
|  */
 | |
| #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
 | |
| #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
 | |
| #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
 | |
| 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
 | |
| #endif
 | |
| 
 | |
| /*
 | |
|  * eSPI - Enhanced SPI
 | |
|  */
 | |
| #define CONFIG_SF_DEFAULT_SPEED         10000000
 | |
| #define CONFIG_SF_DEFAULT_MODE          0
 | |
| 
 | |
| /*
 | |
|  * General PCI
 | |
|  * Memory space is mapped 1-1, but I/O space must start from 0.
 | |
|  */
 | |
| 
 | |
| /* controller 1, direct to uli, tgtid 3, Base address 20000 */
 | |
| #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
 | |
| #ifdef CONFIG_PHYS_64BIT
 | |
| #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
 | |
| #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
 | |
| #else
 | |
| #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
 | |
| #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
 | |
| #endif
 | |
| #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
 | |
| #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
 | |
| #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
 | |
| #ifdef CONFIG_PHYS_64BIT
 | |
| #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
 | |
| #else
 | |
| #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
 | |
| #endif
 | |
| #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
 | |
| 
 | |
| /* controller 2, Slot 2, tgtid 2, Base address 201000 */
 | |
| #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
 | |
| #ifdef CONFIG_PHYS_64BIT
 | |
| #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
 | |
| #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
 | |
| #else
 | |
| #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
 | |
| #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
 | |
| #endif
 | |
| #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
 | |
| #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
 | |
| #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
 | |
| #ifdef CONFIG_PHYS_64BIT
 | |
| #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
 | |
| #else
 | |
| #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
 | |
| #endif
 | |
| #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
 | |
| 
 | |
| /* controller 3, Slot 1, tgtid 1, Base address 202000 */
 | |
| #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
 | |
| #ifdef CONFIG_PHYS_64BIT
 | |
| #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
 | |
| #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
 | |
| #else
 | |
| #define CONFIG_SYS_PCIE3_MEM_BUS	0xc0000000
 | |
| #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc0000000
 | |
| #endif
 | |
| #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
 | |
| #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
 | |
| #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
 | |
| #ifdef CONFIG_PHYS_64BIT
 | |
| #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
 | |
| #else
 | |
| #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
 | |
| #endif
 | |
| #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
 | |
| 
 | |
| /* Qman/Bman */
 | |
| #define CONFIG_SYS_BMAN_NUM_PORTALS	10
 | |
| #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
 | |
| #ifdef CONFIG_PHYS_64BIT
 | |
| #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
 | |
| #else
 | |
| #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
 | |
| #endif
 | |
| #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
 | |
| #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
 | |
| #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
 | |
| #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
 | |
| #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
 | |
| #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
 | |
| 					CONFIG_SYS_BMAN_CENA_SIZE)
 | |
| #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
 | |
| #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
 | |
| #define CONFIG_SYS_QMAN_NUM_PORTALS	10
 | |
| #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
 | |
| #ifdef CONFIG_PHYS_64BIT
 | |
| #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
 | |
| #else
 | |
| #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
 | |
| #endif
 | |
| #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
 | |
| #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
 | |
| #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
 | |
| #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
 | |
| #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
 | |
| #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
 | |
| 					CONFIG_SYS_QMAN_CENA_SIZE)
 | |
| #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
 | |
| #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
 | |
| 
 | |
| #define CONFIG_SYS_DPAA_FMAN
 | |
| #define CONFIG_SYS_DPAA_PME
 | |
| /* Default address of microcode for the Linux Fman driver */
 | |
| #if defined(CONFIG_SPIFLASH)
 | |
| /*
 | |
|  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
 | |
|  * env, so we got 0x110000.
 | |
|  */
 | |
| #define CONFIG_SYS_QE_FW_IN_SPIFLASH
 | |
| #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
 | |
| #elif defined(CONFIG_SDCARD)
 | |
| /*
 | |
|  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
 | |
|  * about 825KB (1650 blocks), Env is stored after the image, and the env size is
 | |
|  * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
 | |
|  */
 | |
| #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
 | |
| #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 1680)
 | |
| #elif defined(CONFIG_NAND)
 | |
| #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
 | |
| #define CONFIG_SYS_FMAN_FW_ADDR	(8 * CONFIG_SYS_NAND_BLOCK_SIZE)
 | |
| #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
 | |
| /*
 | |
|  * Slave has no ucode locally, it can fetch this from remote. When implementing
 | |
|  * in two corenet boards, slave's ucode could be stored in master's memory
 | |
|  * space, the address can be mapped from slave TLB->slave LAW->
 | |
|  * slave SRIO or PCIE outbound window->master inbound window->
 | |
|  * master LAW->the ucode address in master's memory space.
 | |
|  */
 | |
| #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
 | |
| #define CONFIG_SYS_FMAN_FW_ADDR	0xFFE00000
 | |
| #else
 | |
| #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
 | |
| #define CONFIG_SYS_FMAN_FW_ADDR	0xEFF00000
 | |
| #endif
 | |
| #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
 | |
| #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
 | |
| 
 | |
| #ifdef CONFIG_SYS_DPAA_FMAN
 | |
| #define CONFIG_FMAN_ENET
 | |
| #define CONFIG_PHYLIB_10G
 | |
| #define CONFIG_PHY_VITESSE
 | |
| #define CONFIG_PHY_TERANETICS
 | |
| #endif
 | |
| 
 | |
| #ifdef CONFIG_PCI
 | |
| #define CONFIG_PCI_INDIRECT_BRIDGE
 | |
| 
 | |
| #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
 | |
| #endif	/* CONFIG_PCI */
 | |
| 
 | |
| /* SATA */
 | |
| #define CONFIG_FSL_SATA_V2
 | |
| 
 | |
| #ifdef CONFIG_FSL_SATA_V2
 | |
| #define CONFIG_SYS_SATA_MAX_DEVICE	2
 | |
| #define CONFIG_SATA1
 | |
| #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
 | |
| #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
 | |
| #define CONFIG_SATA2
 | |
| #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
 | |
| #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
 | |
| 
 | |
| #define CONFIG_LBA48
 | |
| #endif
 | |
| 
 | |
| #ifdef CONFIG_FMAN_ENET
 | |
| #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR	0x2
 | |
| #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR	0x3
 | |
| #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR	0x4
 | |
| #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR	0x1
 | |
| #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR	0x0
 | |
| 
 | |
| #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR	0x1c
 | |
| #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR	0x1d
 | |
| #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR	0x1e
 | |
| #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR	0x1f
 | |
| 
 | |
| #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR	0
 | |
| 
 | |
| #define CONFIG_SYS_TBIPA_VALUE	8
 | |
| #define CONFIG_MII		/* MII PHY management */
 | |
| #define CONFIG_ETHPRIME		"FM1@DTSEC1"
 | |
| #endif
 | |
| 
 | |
| /*
 | |
|  * Environment
 | |
|  */
 | |
| #define CONFIG_LOADS_ECHO		/* echo on for serial download */
 | |
| #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
 | |
| 
 | |
| /*
 | |
|  * Command line configuration.
 | |
|  */
 | |
| 
 | |
| /*
 | |
| * USB
 | |
| */
 | |
| #define CONFIG_HAS_FSL_DR_USB
 | |
| #define CONFIG_HAS_FSL_MPH_USB
 | |
| 
 | |
| #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
 | |
| #define CONFIG_USB_EHCI_FSL
 | |
| #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
 | |
| #endif
 | |
| 
 | |
| #ifdef CONFIG_MMC
 | |
| #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
 | |
| #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
 | |
| #endif
 | |
| 
 | |
| /*
 | |
|  * Miscellaneous configurable options
 | |
|  */
 | |
| #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
 | |
| 
 | |
| /*
 | |
|  * For booting Linux, the board info and command line data
 | |
|  * have to be in the first 64 MB of memory, since this is
 | |
|  * the maximum mapped by the Linux kernel during initialization.
 | |
|  */
 | |
| #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory for Linux */
 | |
| #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
 | |
| 
 | |
| #ifdef CONFIG_CMD_KGDB
 | |
| #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
 | |
| #endif
 | |
| 
 | |
| /*
 | |
|  * Environment Configuration
 | |
|  */
 | |
| #define CONFIG_ROOTPATH		"/opt/nfsroot"
 | |
| #define CONFIG_BOOTFILE		"uImage"
 | |
| #define CONFIG_UBOOTPATH	u-boot.bin
 | |
| 
 | |
| /* default location for tftp and bootm */
 | |
| #define CONFIG_LOADADDR		1000000
 | |
| 
 | |
| #define __USB_PHY_TYPE	utmi
 | |
| 
 | |
| #define	CONFIG_EXTRA_ENV_SETTINGS				\
 | |
| 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
 | |
| 	"bank_intlv=cs0_cs1\0"					\
 | |
| 	"netdev=eth0\0"						\
 | |
| 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
 | |
| 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"		\
 | |
| 	"tftpflash=tftpboot $loadaddr $uboot && "		\
 | |
| 	"protect off $ubootaddr +$filesize && "			\
 | |
| 	"erase $ubootaddr +$filesize && "			\
 | |
| 	"cp.b $loadaddr $ubootaddr $filesize && "		\
 | |
| 	"protect on $ubootaddr +$filesize && "			\
 | |
| 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
 | |
| 	"consoledev=ttyS0\0"					\
 | |
| 	"usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0"		\
 | |
| 	"usb_dr_mode=host\0"					\
 | |
| 	"ramdiskaddr=2000000\0"					\
 | |
| 	"ramdiskfile=p2041rdb/ramdisk.uboot\0"			\
 | |
| 	"fdtaddr=1e00000\0"					\
 | |
| 	"fdtfile=p2041rdb/p2041rdb.dtb\0"			\
 | |
| 	"bdev=sda3\0"
 | |
| 
 | |
| #define CONFIG_HDBOOT					\
 | |
| 	"setenv bootargs root=/dev/$bdev rw "		\
 | |
| 	"console=$consoledev,$baudrate $othbootargs;"	\
 | |
| 	"tftp $loadaddr $bootfile;"			\
 | |
| 	"tftp $fdtaddr $fdtfile;"			\
 | |
| 	"bootm $loadaddr - $fdtaddr"
 | |
| 
 | |
| #define CONFIG_NFSBOOTCOMMAND			\
 | |
| 	"setenv bootargs root=/dev/nfs rw "	\
 | |
| 	"nfsroot=$serverip:$rootpath "		\
 | |
| 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
 | |
| 	"console=$consoledev,$baudrate $othbootargs;"	\
 | |
| 	"tftp $loadaddr $bootfile;"		\
 | |
| 	"tftp $fdtaddr $fdtfile;"		\
 | |
| 	"bootm $loadaddr - $fdtaddr"
 | |
| 
 | |
| #define CONFIG_RAMBOOTCOMMAND				\
 | |
| 	"setenv bootargs root=/dev/ram rw "		\
 | |
| 	"console=$consoledev,$baudrate $othbootargs;"	\
 | |
| 	"tftp $ramdiskaddr $ramdiskfile;"		\
 | |
| 	"tftp $loadaddr $bootfile;"			\
 | |
| 	"tftp $fdtaddr $fdtfile;"			\
 | |
| 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
 | |
| 
 | |
| #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
 | |
| 
 | |
| #include <asm/fsl_secure_boot.h>
 | |
| 
 | |
| #endif	/* __CONFIG_H */
 |