173 lines
		
	
	
		
			3.9 KiB
		
	
	
	
		
			C
		
	
	
	
			
		
		
	
	
			173 lines
		
	
	
		
			3.9 KiB
		
	
	
	
		
			C
		
	
	
	
/*
 | 
						|
 * board/renesas/gose/gose.c
 | 
						|
 *
 | 
						|
 * Copyright (C) 2014 Renesas Electronics Corporation
 | 
						|
 *
 | 
						|
 * SPDX-License-Identifier: GPL-2.0
 | 
						|
 */
 | 
						|
 | 
						|
#include <common.h>
 | 
						|
#include <malloc.h>
 | 
						|
#include <asm/processor.h>
 | 
						|
#include <asm/mach-types.h>
 | 
						|
#include <asm/io.h>
 | 
						|
#include <asm/errno.h>
 | 
						|
#include <asm/arch/sys_proto.h>
 | 
						|
#include <asm/gpio.h>
 | 
						|
#include <asm/arch/rmobile.h>
 | 
						|
#include <netdev.h>
 | 
						|
#include <miiphy.h>
 | 
						|
#include <i2c.h>
 | 
						|
#include "qos.h"
 | 
						|
 | 
						|
DECLARE_GLOBAL_DATA_PTR;
 | 
						|
 | 
						|
#define CLK2MHZ(clk)	(clk / 1000 / 1000)
 | 
						|
void s_init(void)
 | 
						|
{
 | 
						|
	struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
 | 
						|
	struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
 | 
						|
	u32 stc;
 | 
						|
 | 
						|
	/* Watchdog init */
 | 
						|
	writel(0xA5A5A500, &rwdt->rwtcsra);
 | 
						|
	writel(0xA5A5A500, &swdt->swtcsra);
 | 
						|
 | 
						|
	/* CPU frequency setting. Set to 1.5GHz */
 | 
						|
	stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
 | 
						|
	clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
 | 
						|
 | 
						|
	/* QoS */
 | 
						|
	qos_init();
 | 
						|
}
 | 
						|
 | 
						|
#define MSTPSR1		0xE6150038
 | 
						|
#define SMSTPCR1	0xE6150134
 | 
						|
#define TMU0_MSTP125	(1 << 25)
 | 
						|
 | 
						|
#define MSTPSR7		0xE61501C4
 | 
						|
#define SMSTPCR7	0xE615014C
 | 
						|
#define SCIF0_MSTP721	(1 << 21)
 | 
						|
 | 
						|
#define MSTPSR8		0xE61509A0
 | 
						|
#define SMSTPCR8	0xE6150990
 | 
						|
#define ETHER_MSTP813	(1 << 13)
 | 
						|
 | 
						|
#define mstp_setbits(type, addr, saddr, set) \
 | 
						|
	out_##type((saddr), in_##type(addr) | (set))
 | 
						|
#define mstp_clrbits(type, addr, saddr, clear) \
 | 
						|
	out_##type((saddr), in_##type(addr) & ~(clear))
 | 
						|
#define mstp_setbits_le32(addr, saddr, set) \
 | 
						|
	mstp_setbits(le32, addr, saddr, set)
 | 
						|
#define mstp_clrbits_le32(addr, saddr, clear) \
 | 
						|
	mstp_clrbits(le32, addr, saddr, clear)
 | 
						|
 | 
						|
int board_early_init_f(void)
 | 
						|
{
 | 
						|
	/* TMU0 */
 | 
						|
	mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
 | 
						|
 | 
						|
	/* SCIF0 */
 | 
						|
	mstp_clrbits_le32(MSTPSR7, SMSTPCR7, SCIF0_MSTP721);
 | 
						|
 | 
						|
	/* ETHER */
 | 
						|
	mstp_clrbits_le32(MSTPSR8, SMSTPCR8, ETHER_MSTP813);
 | 
						|
 | 
						|
	return 0;
 | 
						|
}
 | 
						|
 | 
						|
#define TSTR0		0x04
 | 
						|
#define TSTR0_STR0	0x01
 | 
						|
void arch_preboot_os(void)
 | 
						|
{
 | 
						|
	/* stop TMU0 */
 | 
						|
	mstp_clrbits_le32(TMU_BASE + TSTR0, TMU_BASE + TSTR0, TSTR0_STR0);
 | 
						|
	/* Disable TMU0 */
 | 
						|
	mstp_setbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
 | 
						|
}
 | 
						|
 | 
						|
#define PUPR5		0xE6060114
 | 
						|
#define PUPR5_ETH	0x3FFC0000
 | 
						|
#define PUPR5_ETH_MAGIC	(1 << 27)
 | 
						|
 | 
						|
int board_init(void)
 | 
						|
{
 | 
						|
	/* adress of boot parameters */
 | 
						|
	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
 | 
						|
 | 
						|
	/* Init PFC controller */
 | 
						|
	r8a7793_pinmux_init();
 | 
						|
 | 
						|
	/* ETHER Enable */
 | 
						|
	gpio_request(GPIO_FN_ETH_CRS_DV, NULL);
 | 
						|
	gpio_request(GPIO_FN_ETH_RX_ER, NULL);
 | 
						|
	gpio_request(GPIO_FN_ETH_RXD0, NULL);
 | 
						|
	gpio_request(GPIO_FN_ETH_RXD1, NULL);
 | 
						|
	gpio_request(GPIO_FN_ETH_LINK, NULL);
 | 
						|
	gpio_request(GPIO_FN_ETH_REFCLK, NULL);
 | 
						|
	gpio_request(GPIO_FN_ETH_MDIO, NULL);
 | 
						|
	gpio_request(GPIO_FN_ETH_TXD1, NULL);
 | 
						|
	gpio_request(GPIO_FN_ETH_TX_EN, NULL);
 | 
						|
	gpio_request(GPIO_FN_ETH_TXD0, NULL);
 | 
						|
	gpio_request(GPIO_FN_ETH_MDC, NULL);
 | 
						|
	gpio_request(GPIO_FN_IRQ0, NULL);
 | 
						|
 | 
						|
	mstp_clrbits_le32(PUPR5, PUPR5, PUPR5_ETH & ~PUPR5_ETH_MAGIC);
 | 
						|
	gpio_request(GPIO_GP_5_22, NULL); /* PHY_RST */
 | 
						|
	mstp_clrbits_le32(PUPR5, PUPR5, PUPR5_ETH_MAGIC);
 | 
						|
 | 
						|
	gpio_direction_output(GPIO_GP_5_22, 0);
 | 
						|
	mdelay(20);
 | 
						|
	gpio_set_value(GPIO_GP_5_22, 1);
 | 
						|
	udelay(1);
 | 
						|
 | 
						|
	return 0;
 | 
						|
}
 | 
						|
 | 
						|
#define CXR24 0xEE7003C0 /* MAC address high register */
 | 
						|
#define CXR25 0xEE7003C8 /* MAC address low register */
 | 
						|
 | 
						|
int board_eth_init(bd_t *bis)
 | 
						|
{
 | 
						|
	int ret = -ENODEV;
 | 
						|
	u32 val;
 | 
						|
	unsigned char enetaddr[6];
 | 
						|
 | 
						|
#ifdef CONFIG_SH_ETHER
 | 
						|
	ret = sh_eth_initialize(bis);
 | 
						|
	if (!eth_getenv_enetaddr("ethaddr", enetaddr))
 | 
						|
		return ret;
 | 
						|
 | 
						|
	/* Set Mac address */
 | 
						|
	val = enetaddr[0] << 24 | enetaddr[1] << 16 |
 | 
						|
	    enetaddr[2] << 8 | enetaddr[3];
 | 
						|
	writel(val, CXR24);
 | 
						|
 | 
						|
	val = enetaddr[4] << 8 | enetaddr[5];
 | 
						|
	writel(val, CXR25);
 | 
						|
#endif
 | 
						|
 | 
						|
	return ret;
 | 
						|
}
 | 
						|
 | 
						|
int dram_init(void)
 | 
						|
{
 | 
						|
	gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
 | 
						|
 | 
						|
	return 0;
 | 
						|
}
 | 
						|
 | 
						|
const struct rmobile_sysinfo sysinfo = {
 | 
						|
	CONFIG_RMOBILE_BOARD_STRING
 | 
						|
};
 | 
						|
 | 
						|
void reset_cpu(ulong addr)
 | 
						|
{
 | 
						|
	u8 val;
 | 
						|
 | 
						|
	i2c_set_bus_num(2); /* PowerIC connected to ch2 */
 | 
						|
	i2c_read(CONFIG_SYS_I2C_POWERIC_ADDR, 0x13, 1, &val, 1);
 | 
						|
	val |= 0x02;
 | 
						|
	i2c_write(CONFIG_SYS_I2C_POWERIC_ADDR, 0x13, 1, &val, 1);
 | 
						|
}
 |